期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Low power and high write speed SEU tolerant SRAM data cell design 被引量:1
1
作者 WANG Li ZHANG GuoHe +1 位作者 ZENG YunLin shao zhibiao 《Science China(Technological Sciences)》 SCIE EI CAS CSCD 2015年第11期1983-1988,共6页
As feature size scales down, reliability issues like single event upset(SEU) have become serious for circuit and system designers, especially for those who work on memory and latch designs. In this paper, an improved ... As feature size scales down, reliability issues like single event upset(SEU) have become serious for circuit and system designers, especially for those who work on memory and latch designs. In this paper, an improved SEU tolerant data cell design based on the Quatro-10 T cell is proposed. The introduced cell enhances the capability of SEU tolerance by weakening the key transistors in the feedback loop to block the effects of transient fault. Simulation results show that our proposed design achieves obvious higher resilience to SEU and better performance on speed and power dissipation at the expense of an increased area. The proposed cell is a fully SEU immune design with an amount of critical charge at least 7 times more than the Quatro-10 T cell and has the lowest Power Delay Product. It shows that our design is very suitable in high-performance circuit and system design. 展开更多
关键词 single event upset SRAM low power high speed
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部