期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Jitter analysis and modeling of a 10 Gbit/s SerDes CDR and jitter attenuation PLL 被引量:2
1
作者 WANG Hui CHEN Ying-mei +1 位作者 YI Lv-fan wen guan-guo 《The Journal of China Universities of Posts and Telecommunications》 EI CSCD 2011年第6期122-126,共5页
Jitter analysis and a linear model is proposed in this paper which predicts the characteristics of serial-deserial (SerDes) clock and data recovery circuit, and the characteristics include jitter transfer, jitter to... Jitter analysis and a linear model is proposed in this paper which predicts the characteristics of serial-deserial (SerDes) clock and data recovery circuit, and the characteristics include jitter transfer, jitter tolerance and jitter generation are particularly analyzed. The simulation results of the clock data recovery (CDR) model show that the jitter specifications exceed the mask of ITU-T optical transport network (OTN) G.8251 recommendations. The whole systems are validated by 9.95-11.5 Gbit/s CDR and the jitter attenuation phase locked loops (PLL) circuits using TSMC 65 nm CMOS technology. 展开更多
关键词 OTN SERDES JITTER CDR PLL
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部