期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 1-GHz, 7-mW, 8-Bit Subranging ADC without Resistor Ladder Using Built-In Threshold Calibration
1
作者 Kenichi Ohhata wataru yoshimura +2 位作者 Daiki Tabira Futoshi Shimozono Masataro Iwamoto 《Circuits and Systems》 2014年第4期76-88,共13页
A subranging analog-to-digital converter (ADC) features high-speed and relatively low-power. The limiting factors of power reduction in subranging ADCs are the resistor ladder and the comparator. We propose an ADC arc... A subranging analog-to-digital converter (ADC) features high-speed and relatively low-power. The limiting factors of power reduction in subranging ADCs are the resistor ladder and the comparator. We propose an ADC architecture combining a capacitive digital-to-analog convertor and built-in threshold calibration to eliminate the resistor ladder, resulting in a low-power subranging ADC. We also propose a calibration technique comprising of metal-oxide-metal capacitor, MOS switch, and scaling capacitor to reduce the power consumption of the comparator and an offset drift compensation technique to enable precise foreground calibration. We designed an 8-bit, 1-GHz subranging ADC by applying these techniques, and post-layout simulation results demonstrated a power consumption of 7 mW and figure of merit of 51 fJ/conv.-step. 展开更多
关键词 Analog-to-Digital Convertor Subranging Architecture RESISTOR LADDER Foreground CALIBRATION OFFSET DRIFT
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部