期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP 被引量:1
1
作者 yu guangming wang yu yang huazhong 《Journal of Electronics(China)》 2011年第3期402-408,共7页
Time-to-Digital Converter (TDC) is a key block used as the phase/frequency detector in an All-Digital Phase-Locked Loop (ADPLL). Usually, it occupies a large proportion of ADPLL's total power consumption up to abo... Time-to-Digital Converter (TDC) is a key block used as the phase/frequency detector in an All-Digital Phase-Locked Loop (ADPLL). Usually, it occupies a large proportion of ADPLL's total power consumption up to about 30% to 40%. In this paper, the detailed power consumption of different components in the TDC is analyzed. A Power Management Block (PMB) is presented for the TDC to reduce its power consumption. A 24-bits TDC core with the proposed PMB is implemented in HJTC 0.18 μm CMOS technology. Simulation results show that up to 84% power reduction is achieved using our proposed technique. 展开更多
关键词 Low power Power management All-Digital Phase-Locked Loop (ADPLL) Time-to-Digital Converter (TDC)
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部