期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
5-Gb/s 0.18-μm CMOS 2:1 multiplexer with integrated clock extraction
1
作者 张长春 王志功 +2 位作者 施思 苗澎 田玲 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第9期96-101,共6页
A 5-Gb/s 2 : 1 MUX (multiplexer) with an on-chip integrated clock extraction circuit which possesses the function of automatic phase alignment (APA), has been designed and fabricated in SMIC's 0.18 μm CMOS tech... A 5-Gb/s 2 : 1 MUX (multiplexer) with an on-chip integrated clock extraction circuit which possesses the function of automatic phase alignment (APA), has been designed and fabricated in SMIC's 0.18 μm CMOS technology. The chip area is 670 × 780 μm^2. At a single supply voltage of 1.8 V, the total power consumption is 112 mW with an input sensitivity of less than 50 mV and an output single-ended swing of above 300 mV. The measurement results show that the IC can work reliably at any input data rate between 1.8 and 2.6 Gb/s with no need for external components, reference clock, or phase alignment between data and clock. It can be used in a parallel optic-fiber data interconnecting system. 展开更多
关键词 MULTIPLEXER clock extraction automatic phase alignment phase frequency detector voltage-controlled oscillator
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部