期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A high linearity downconverter for digital broadcasting system
1
作者 李松亭 李建成 +2 位作者 谷晓忱 王宏义 庄钊文 《Journal of Semiconductors》 EI CAS CSCD 2014年第12期114-122,共9页
An integrated downconverter with high linearity for digital broadcasting system receivers is implemented in a 0.13 m CMOS process with an active area of 0.1 mm2. The current-mode scheme is adopted to improve linearity... An integrated downconverter with high linearity for digital broadcasting system receivers is implemented in a 0.13 m CMOS process with an active area of 0.1 mm2. The current-mode scheme is adopted to improve linearity performance by avoiding voltage fluctuation. A passive CMOS switching pair is utilized to improve the even-order linearity of the downconverter. A current amplifier is used to provide low input impedance which will easily lead to a wide operating bandwidth and high linearity. Moreover, a current-mode Sallen-Key low-pass filter is adopted for effective rejection of out-of-band interferers and also low input impedance. The digital-assisted DC offset calibration improves the second-order distortion of the downconverter. This design achieves a maximum gain of 40 dB and a dynamic range of 10 dB. Measured noise figure is 8.2 dB, an IIP2 of 63 dBm, an IIP3 of 17 dBm at the minimum gain of 30 dB. The downconverter consumes about 7.7 m A under a supply of 1.2 V. 展开更多
关键词 current-mode downconverter cmos switching pair DC offset calibration direct conversion receiver LINEARITY Sallen-Key low-pass filter
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部