期刊文献+
共找到5篇文章
< 1 >
每页显示 20 50 100
A novel analog/digital reconfigurable automatic gain control with a novel DC offset cancellation circuit 被引量:1
1
作者 何晓丰 莫太山 +1 位作者 马成炎 叶甜春 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第2期79-84,共6页
An analog/digital reconfigurable automatic gain control (AGC) circuit with a novel DC offset cancel- lation circuit for a direct-conversion receiver is presented. The AGC is analog/digital reconfigurable in order to... An analog/digital reconfigurable automatic gain control (AGC) circuit with a novel DC offset cancel- lation circuit for a direct-conversion receiver is presented. The AGC is analog/digital reconfigurable in order to be compatible with different baseband chips. What's more, a novel DC offset cancellation (DCOC) circuit with an HPCF (high pass cutoff frequency) less than 10 kHz is proposed. The AGC is fabricated by a 0.18μm CMOS process. Under analog control mode, the AGC achieves a 70 dB dynamic range with a 3 dB-bandwidth larger than 60 MHz. Under digital control mode, through a 5-bit digital control word, the AGC shows a 64 dB gain control range by 2 dB each step with a gain error of less than 0.3 dB. The DC offset cancellation circuits can suppress the output DC offset voltage to be less than 1.5 mV, while the offset voltage of 40 mV is introduced into the input. The overall power consumption is less than 3.5 mA, and the die area is 800 ×300μm2. 展开更多
关键词 automatic gain control analog/digital reconfigurable dc offset cancellation
原文传递
CMOS linear-in-dB VGA with DC offset cancellation for direct-conversion receivers
2
作者 雷倩倩 陈治明 +2 位作者 石寅 楚晓杰 龚正 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第10期126-132,共7页
A low-power high-linearity linear-in-dB variable gain amplifier(VGA) with novel DC offset calibration loop for direct-conversion receiver(DCR) is proposed.The proposed VGA uses the differential-ramp based techniqu... A low-power high-linearity linear-in-dB variable gain amplifier(VGA) with novel DC offset calibration loop for direct-conversion receiver(DCR) is proposed.The proposed VGA uses the differential-ramp based technique,a digitally programmable gain amplifier(PGA) can be converted to an analog controlled dB-linear VGA. An operational amplifier(OPAMP) utilizing an improved Miller compensation approach is adopted in this VGA design.The proposed VGA shows a 57 dB linear range.The DC offset cancellation(DCOC) loop is based on a continuous-time feedback that includes the Miller effect and a linear range operation MOS transistor to realize high-value capacitors and resistors to solve the DC offset problem,respectively.The proposed approach requires no external components and demonstrates excellent DCOC capability in measurement.Fabricated using SMIC 0.13μm CMOS technology,this VGA dissipates 4.5 mW from a 1.2 V supply voltage while occupying 0.58 mm^2 of chip area including bondpads.In addition,the DCOC circuit shows 500 Hz high pass cutoff frequency(HPCF) and the measured residual DC offset at the output of VGA is less than 2 mV. 展开更多
关键词 linear-in-dB VGA dc offset cancellation
原文传递
A programmable gain amplifier with digitally assisted DC offset calibration for a direct-conversion WLAN receiver 被引量:1
3
作者 姚小城 龚正 石寅 《Journal of Semiconductors》 EI CAS CSCD 2012年第11期90-94,共5页
This paper presents a programmable gain amplifier(PGA) circuit with a digitally assisted DC offset cancellation(DCOC) scheme for a direct conversion WLAN receiver.Implemented in a standard 0.13-μm CMOS process,th... This paper presents a programmable gain amplifier(PGA) circuit with a digitally assisted DC offset cancellation(DCOC) scheme for a direct conversion WLAN receiver.Implemented in a standard 0.13-μm CMOS process,the PGA occupies 0.39 mm2 die area and dissipates 6.5 mW power from a 1.2 V power supply.By using a single loop single digital-to-analog converter(DAC) mixed signal DC offset cancellation topology,the minimum DCOC settling time achieved is as short as 1.6μs with the PGA gain ranging from -8 to 54 dB in a 2 dB step.The DCOC loop utilizes a segmented DAC structure to lower the design complexity without sacrificing accuracy and a digital control algorithm to dynamically set the DCOC loop to fast or normal response mode,making the PGA circuit in compliance with the targeted WLAN specifications. 展开更多
关键词 direct conversion receiver digital assisted dc offset cancellation segmented current mode digital-to-analog converter settling time
原文传递
A baseband circuit for wake-up receivers with double-mode detection and enhanced sensitivity robustness 被引量:1
4
作者 朱文锐 杨海钢 +3 位作者 高同强 刘飞 程小燕 张丹丹 《Journal of Semiconductors》 EI CAS CSCD 2013年第8期144-149,共6页
This paper proposes a baseband circuit for wake-up receivers with double-mode detection and enhanced sensitivity robustness for use in the electronic toll collection system.A double-mode detection method,including amp... This paper proposes a baseband circuit for wake-up receivers with double-mode detection and enhanced sensitivity robustness for use in the electronic toll collection system.A double-mode detection method,including amplitude detection and frequency detection,is proposed to reject interference and reduce false wake-ups.An improved closed-loop band-pass filter and a DC offset cancellation technique are also newly introduced to enhance the sensitivity robustness.The circuit is fabricated in TSMC 0.18μm 3.3 V CMOS technology with an area of 0.12 mm2.Measurement results show that the sensitivity is -54.5 dBm with only a±0.95 dBm variation from the 1.8 to 3.3 V power supply,and that the temperature variation of the sensitivity is±1.4 dBm from -50 to 100℃. The current consumption is 1.4 to 1.7μA under a 1.8 to 3.3 V power supply. 展开更多
关键词 wake-up receiver double-mode detection dc offset cancellation
原文传递
A high dynamic range linear RF power detector with a preceding LNA 被引量:1
5
作者 代应波 韩科锋 +1 位作者 闫娜 谈熙 《Journal of Semiconductors》 EI CAS CSCD 2012年第1期107-113,共7页
A design of high dynamic range linear radio frequency power detector (PD), aimed for transmitter carrier leakage suppression is presented in this paper. Based on the logarithmic amplifier principle, this detector ut... A design of high dynamic range linear radio frequency power detector (PD), aimed for transmitter carrier leakage suppression is presented in this paper. Based on the logarithmic amplifier principle, this detector utilizes the successive detection method to achieve a high dynamic range in the radio frequency band. In order to increase sensitivity, a low noise amplifier (LNA) is placed in the front of this detector. DC coupling is adopted in this architecture to reduce parasitics and save area, but this will unavoidably cause DC offsets in the circuit which are detrimental to the dynamic range. So a DC offset cancelling (DCOC) technique is proposed to solve the problem. Finally, this detector was fabricated in the SMIC 0.13μm CMOS process. The measured results show that it achieves a wide dynamic range of 50 dB/40 dB with log errors in 4-1 dB at 900 MHz/2 GHz, while draws 16 mA from a 1.5 V power supply. The active chip area is 0.27×0.67 mm2. 展开更多
关键词 logarithmic amplifier successive detection low noise amplifier (LNA) dc offset cancelling dcOC) power detector (PD)
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部