期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
2.5Gb/s 0.18μm CMOS Clock and Data Recovery Circuit 被引量:2
1
作者 刘永旺 王志功 李伟 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第4期537-541,共5页
A 2.5Gb/s clock and data recovery (CDR) circuit is designed and realized in TSMC's standard 0.18/μm CMOS process. The clock recovery is based on a PLL. For phase noise optimization,a dynamic phase and frequency de... A 2.5Gb/s clock and data recovery (CDR) circuit is designed and realized in TSMC's standard 0.18/μm CMOS process. The clock recovery is based on a PLL. For phase noise optimization,a dynamic phase and frequency detector (PFD) is used in the PLL. The rms jitter of the recovered 2.5GHz clock is 2.4ps and the SSB phase noise is - 111dBc/Hz at 10kHz offset. The rms jitter of the recovered 2.5Gb/s data is 3.3ps. The power consumption is 120mW. 展开更多
关键词 clock recovery data recovery phase locked loop dynamic phase and frequency detector
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部