期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000 被引量:1
1
作者 Liu Kai Wu Chengke Li Yunsong 《Journal of Electronics(China)》 2006年第1期89-93,共5页
The paper presents a new architecture composed of bit plane-parallel coder for Embedded Block Coding with Optimized Truncation (EBCOT) entropy encoder used in JPEG2000. In the architecture, the coding information of e... The paper presents a new architecture composed of bit plane-parallel coder for Embedded Block Coding with Optimized Truncation (EBCOT) entropy encoder used in JPEG2000. In the architecture, the coding information of each bit plane can be obtained simultaneously and processed parallel. Compared with other architectures, it has advantages of high parallelism, and no waste clock cycles for a single point. The experimental results show that it reduces the processing time about 86% than that of bit plane sequential scheme. A Field Programmable Gate Array (FPGA) prototype chip is designed and simulation results show that it can process 512×512 gray-scaled images with more than 30 frames per second at 52MHz. 展开更多
关键词 JPEG2000 Embedded Block coding with Optimized Truncation ebcot Bit plane-parallel Block encoder Context model
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部