期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
An Asynchronous 32×8-Bit Multiplier Based on LDCVSPG Logic
1
作者 ZHONG Xiongguang RONG Mengtian 《Wuhan University Journal of Natural Sciences》 CAS 2007年第2期294-298,共5页
An asynchronous high-speed pipelined 32×8-bit array multiplier based on latched differential cascode voltage switch with pass-gate (LDCVSPG) logic is presented. The multiplier is based on 4-phase dual-rail prot... An asynchronous high-speed pipelined 32×8-bit array multiplier based on latched differential cascode voltage switch with pass-gate (LDCVSPG) logic is presented. The multiplier is based on 4-phase dual-rail protocol. HSPICE analysis using device parameters of Central Semiconductor Manufacturing Corporation (CSMC's) 0.6μm CMOS technology is also given, and the result shows that the average data throughput of the multiplier is 375 MHz. 展开更多
关键词 asynchronous circuit ldcvspg array multiplier 4-phase dual-rail protocol
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部