期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique 被引量:1
1
作者 范明俊 任俊彦 +4 位作者 舒光华 过瑶 李宁 叶凡 许俊 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第1期85-89,共5页
A12-Bit 40-MS/s pipelined analog-to-digital converter (ADC) incorporates a front-end RC constant matching technique and a set of front-end timing with different duty cycle that are beneficial for enhancing linearity... A12-Bit 40-MS/s pipelined analog-to-digital converter (ADC) incorporates a front-end RC constant matching technique and a set of front-end timing with different duty cycle that are beneficial for enhancing linearity in SHA-less architecture without tedious verification in back-end layout simulation. Employing SHA-less, opampsharing and low-power opamps for low dissipation and low cost, designed in 0.13μm CMOS technology, the prototype digitizes a 10.2-MHz input with 78.2-dB of spurious free dynamic range, 60.5-dB of signal-to-noise- and-distortion ratio, and -75.5-dB of total harmonic distortion (the first 5 harmonics included) while consuming 15.6-mW from a 1.2-V supply. 展开更多
关键词 analog-to-digital converter opamp-sharing rc matching SHA-less LOW-POWER
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部