期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 320 mV,6 kb subthreshold 10T SRAM employing voltage lowering techniques 被引量:1
1
作者 蔡江铮 张苏敏 +3 位作者 袁甲 商新超 陈黎明 黑勇 《Journal of Semiconductors》 EI CAS CSCD 2015年第6期136-141,共6页
This paper presents a 6 kb SRAM that uses a novel 10T cell to achieve a minimum operating voltage of 320 mV in a 130 nm CMOS process. A number of low power circuit techniques are included to enable the proposed SRAM t... This paper presents a 6 kb SRAM that uses a novel 10T cell to achieve a minimum operating voltage of 320 mV in a 130 nm CMOS process. A number of low power circuit techniques are included to enable the proposed SRAM to operate in the subthreshold region. The reverse short channel effect and the reverse narrow channel effect are utilized to improve the performance of the SRAM. A novel subthreshold pulse generation circuit produces an ideal pulse to make read operation stable. A floating write bit-line effectively reduces the standby leakage consumption. Finally, a short read bit-line makes the read operation fast and energy-saving. Measurements indicate that these techniques are effective, the SRAM can operate at 800 kHz and consume 1.94/zW at its lowest voltage (320 mV). 展开更多
关键词 subthreshold SRAM low power circuit techniques reverse short channel effect reverse narrow chan-nel effect subthreshold pulse floating write bit-line
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部