期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
采用CoSi_2SALICIDE结构CMOS/SOI器件辐照特性的实验研究 被引量:6
1
作者 张兴 黄如 王阳元 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2000年第5期560-560,共1页
讨论了 Co Si2 SALICIDE结构对 CMOS/SOI器件和电路抗γ射线总剂量辐照特性的影响 .通过与多晶硅栅器件对比进行的大量辐照实验表明 ,Co Si2 SALICIDE结构不仅可以降低CMOS/SOI电路的源漏寄生串联电阻和局域互连电阻 ,而且对 SOI器件的... 讨论了 Co Si2 SALICIDE结构对 CMOS/SOI器件和电路抗γ射线总剂量辐照特性的影响 .通过与多晶硅栅器件对比进行的大量辐照实验表明 ,Co Si2 SALICIDE结构不仅可以降低CMOS/SOI电路的源漏寄生串联电阻和局域互连电阻 ,而且对 SOI器件的抗辐照特性也有明显的改进作用 .与多晶硅栅器件相比 ,采用 Co Si2 SALICIDE结构的器件经过辐照以后 ,器件的阈值电压特性、亚阈值斜率、泄漏电流、环振的门延迟时间等均有明显改善 .由此可见 ,Co Si2SALICIDE技术是抗辐照加固集成电路工艺的理想技术之一 . 展开更多
关键词 CMOS/SOI salicide 辐照特性 集成电路
下载PDF
High Performance 70nm CMOS Devices
2
作者 徐秋霞 钱鹤 +5 位作者 殷华湘 贾林 季红浩 陈宝钦 朱亚江 刘明 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2001年第2期134-139,共6页
A high performance 70nm CMOS device has been demonstrated for the first time in the continent, China. Some innovations in techniques are applied to restrain the short channel effect and improve the driving ability, ... A high performance 70nm CMOS device has been demonstrated for the first time in the continent, China. Some innovations in techniques are applied to restrain the short channel effect and improve the driving ability, such as 3nm nitrided oxide, dual poly Si gate electrode, novel super steep retrograde channel doping by heavy ion implantation, ultra shallow S/D extension formed by Ge PAI(Pre Amorphism Implantation) plus LEI(Low Energy Implantation), thin and low resistance Ti SALICIDE by Ge PAI and special cleaning, etc. The shortest channel length of the CMOS device is 70nm. The threshold voltages, G m and off current are 0 28V,490mS·mm -1 and 0 08nA/μm for NMOS and -0 3V,340mS·mm -1 and 0 2nA/μm for PMOS, respectively. Delays of 23 5ps/stage at 1 5V, 17 5ps/stage at 2 0V and 12 5ps/stage at 3V are achieved in the 57 stage unloaded 100nm CMOS ring oscillator circuits. 展开更多
关键词 high performance 70nm CMOS device S/D extension nitrided gate oxide Ge PAI salicide
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部