The time and temperature dependence of threshold voltage shift under positive-bias stress(PBS) and the following recovery process are investigated in amorphous indium-gallium-zinc-oxide(a-IGZO) thin-film transisto...The time and temperature dependence of threshold voltage shift under positive-bias stress(PBS) and the following recovery process are investigated in amorphous indium-gallium-zinc-oxide(a-IGZO) thin-film transistors. It is found that the time dependence of threshold voltage shift can be well described by a stretched exponential equation in which the time constant τ is found to be temperature dependent. Based on Arrhenius plots, an average effective energy barrier Eτ stress= 0.72 eV for the PBS process and an average effective energy barrier Eτ recovery= 0.58 eV for the recovery process are extracted respectively. A charge trapping/detrapping model is used to explain the threshold voltage shift in both the PBS and the recovery process. The influence of gate bias stress on transistor performance is one of the most critical issues for practical device development.展开更多
Low-frequency noise(LFN) in all operation regions of amorphous indium zinc oxide(a-IZO) thin film transistors(TFTs) with an aluminum oxide gate insulator is investigated. Based on the LFN measured results, we ex...Low-frequency noise(LFN) in all operation regions of amorphous indium zinc oxide(a-IZO) thin film transistors(TFTs) with an aluminum oxide gate insulator is investigated. Based on the LFN measured results, we extract the distribution of localized states in the band gap and the spatial distribution of border traps in the gate dielectric,and study the dependence of measured noise on the characteristic temperature of localized states for a-IZO TFTs with Al2 O3 gate dielectric. Further study on the LFN measured results shows that the gate voltage dependent noise data closely obey the mobility fluctuation model, and the average Hooge's parameter is about 1.18×10^-3.Considering the relationship between the free carrier number and the field effect mobility, we simulate the LFN using the △N-△μ model, and the total trap density near the IZO/oxide interface is about 1.23×10^18 cm^-3eV^-1.展开更多
In this work, a method based on scanning Kelvin probe microscopy is proposed to separately extract source/drain(S/D) series resistance in operating amorphous indium–gallium–zinc–oxide(a-IGZO) thin-film transist...In this work, a method based on scanning Kelvin probe microscopy is proposed to separately extract source/drain(S/D) series resistance in operating amorphous indium–gallium–zinc–oxide(a-IGZO) thin-film transistors. The asymmetry behavior of S/D contact resistance is deduced and the underlying physics is discussed. The present results suggest that the asymmetry of S/D contact resistance is caused by the difference in bias conditions of the Schottky-like junction at the contact interface induced by the parasitic reaction between contact metal and a-IGZO. The overall contact resistance should be determined by both the bulk channel resistance of the contact region and the interface properties of the metalsemiconductor junction.展开更多
The influence of white light illumination on the stability of an amorphous In GaZnO thin film transistor is investigated in this work. Under prolonged positive gate bias stress, the device illuminated by white light e...The influence of white light illumination on the stability of an amorphous In GaZnO thin film transistor is investigated in this work. Under prolonged positive gate bias stress, the device illuminated by white light exhibits smaller positive threshold voltage shift than the device stressed under dark. There are simultaneous degradations of field-effect mobility for both stressed devices, which follows a similar trend to that of the threshold voltage shift. The reduced threshold voltage shift under illumination is explained by a competition between bias-induced interface carrier trapping effect and photon-induced carrier detrapping effect. It is further found that white light illumination could even excite and release trapped carriers originally exiting at the device interface before positive gate bias stress, so that the threshold voltage could recover to an even lower value than that in an equilibrium state. The effect of photo-excitation of oxygen vacancies within the a-IGZO film is also discussed.展开更多
In this paper, ATLAS 2D device simulator of SILVACO was used for device simulation of inverted- staggered thin film transistor using amorphous indium gallium zinc oxide as active layer (a-IGZO-TFT) with double activ...In this paper, ATLAS 2D device simulator of SILVACO was used for device simulation of inverted- staggered thin film transistor using amorphous indium gallium zinc oxide as active layer (a-IGZO-TFT) with double active layers, based on the density of states (DOS) model of amorphous material. The change of device performance induced by the thickness variation of each active layer was studied, and the interface between double active layers was analyzed. The best performance was found when the interface was near the edge of the channel, by optimizing the thickness of each active layers, the high performance device of threshold voltage (Vth) = -0.89 V, sub-threshold swing (SS)= 0.27, on/off current ratio (IoN/IoFF) = 6.98 × 10^14 was obtained.展开更多
基金Project supported by the National Basic Research Program of China(Grant Nos.2011CB301900 and 2011CB922100)the Priority Academic Program Development of Jiangsu Higher Education Institutions,China
文摘The time and temperature dependence of threshold voltage shift under positive-bias stress(PBS) and the following recovery process are investigated in amorphous indium-gallium-zinc-oxide(a-IGZO) thin-film transistors. It is found that the time dependence of threshold voltage shift can be well described by a stretched exponential equation in which the time constant τ is found to be temperature dependent. Based on Arrhenius plots, an average effective energy barrier Eτ stress= 0.72 eV for the PBS process and an average effective energy barrier Eτ recovery= 0.58 eV for the recovery process are extracted respectively. A charge trapping/detrapping model is used to explain the threshold voltage shift in both the PBS and the recovery process. The influence of gate bias stress on transistor performance is one of the most critical issues for practical device development.
基金Supported by the National Natural Science Foundation of China under Grant No 61574048the Science and Technology Research Project of Guangdong Province under Grant Nos 2015B090912002 and 2015B090901048the Pearl River S&T Nova Program of Guangzhou under Grant No 201710010172
文摘Low-frequency noise(LFN) in all operation regions of amorphous indium zinc oxide(a-IZO) thin film transistors(TFTs) with an aluminum oxide gate insulator is investigated. Based on the LFN measured results, we extract the distribution of localized states in the band gap and the spatial distribution of border traps in the gate dielectric,and study the dependence of measured noise on the characteristic temperature of localized states for a-IZO TFTs with Al2 O3 gate dielectric. Further study on the LFN measured results shows that the gate voltage dependent noise data closely obey the mobility fluctuation model, and the average Hooge's parameter is about 1.18×10^-3.Considering the relationship between the free carrier number and the field effect mobility, we simulate the LFN using the △N-△μ model, and the total trap density near the IZO/oxide interface is about 1.23×10^18 cm^-3eV^-1.
基金Project supported by the Key Industrial R&D Program of Jiangsu Province,China(Grant No.BE2015155)the Priority Academic Program Development of Higher Education Institutions of Jiangsu Province,Chinathe Fundamental Research Funds for the Central Universities,China(Grant No.021014380033)
文摘In this work, a method based on scanning Kelvin probe microscopy is proposed to separately extract source/drain(S/D) series resistance in operating amorphous indium–gallium–zinc–oxide(a-IGZO) thin-film transistors. The asymmetry behavior of S/D contact resistance is deduced and the underlying physics is discussed. The present results suggest that the asymmetry of S/D contact resistance is caused by the difference in bias conditions of the Schottky-like junction at the contact interface induced by the parasitic reaction between contact metal and a-IGZO. The overall contact resistance should be determined by both the bulk channel resistance of the contact region and the interface properties of the metalsemiconductor junction.
基金supported by the State Key Program for Basic Research of China(Grant Nos.2011CB301900 and 2011CB922100)the Priority Academic Program Development of Higher Education Institutions of Jiangsu Province,China
文摘The influence of white light illumination on the stability of an amorphous In GaZnO thin film transistor is investigated in this work. Under prolonged positive gate bias stress, the device illuminated by white light exhibits smaller positive threshold voltage shift than the device stressed under dark. There are simultaneous degradations of field-effect mobility for both stressed devices, which follows a similar trend to that of the threshold voltage shift. The reduced threshold voltage shift under illumination is explained by a competition between bias-induced interface carrier trapping effect and photon-induced carrier detrapping effect. It is further found that white light illumination could even excite and release trapped carriers originally exiting at the device interface before positive gate bias stress, so that the threshold voltage could recover to an even lower value than that in an equilibrium state. The effect of photo-excitation of oxygen vacancies within the a-IGZO film is also discussed.
文摘In this paper, ATLAS 2D device simulator of SILVACO was used for device simulation of inverted- staggered thin film transistor using amorphous indium gallium zinc oxide as active layer (a-IGZO-TFT) with double active layers, based on the density of states (DOS) model of amorphous material. The change of device performance induced by the thickness variation of each active layer was studied, and the interface between double active layers was analyzed. The best performance was found when the interface was near the edge of the channel, by optimizing the thickness of each active layers, the high performance device of threshold voltage (Vth) = -0.89 V, sub-threshold swing (SS)= 0.27, on/off current ratio (IoN/IoFF) = 6.98 × 10^14 was obtained.