期刊文献+
共找到180篇文章
< 1 2 9 >
每页显示 20 50 100
Force and impulse multi-sensor based on flexible gate dielectric field effect transistor
1
作者 Chao Tan Junling Lü +3 位作者 Chunchi Zhang Dong Liang Lei Yang Zegao Wang 《International Journal of Minerals,Metallurgy and Materials》 SCIE EI CAS 2025年第1期214-220,共7页
Nowadays,force sensors play an important role in industrial production,electronic information,medical health,and many other fields.Two-dimensional material-based filed effect transistor(2D-FET)sensors are competitive ... Nowadays,force sensors play an important role in industrial production,electronic information,medical health,and many other fields.Two-dimensional material-based filed effect transistor(2D-FET)sensors are competitive with nano-level size,lower power consumption,and accurate response.However,few of them has the capability of impulse detection which is a path function,expressing the cumulative effect of the force on the particle over a period of time.Herein we fabricated the flexible polymethyl methacrylate(PMMA)gate dielectric MoS_(2)-FET for force and impulse sensor application.We systematically investigated the responses of the sensor to constant force and varying forces,and achieved the conversion factors of the drain current signals(I_(ds))to the detected impulse(I).The applied force was detected and recorded by I_(ds)with a low power consumption of~30 nW.The sensitivity of the device can reach~8000%and the 4×1 sensor array is able to detect and locate the normal force applied on it.Moreover,there was almost no performance loss for the device as left in the air for two months. 展开更多
关键词 flexible gate dielectric transistor force sensor impulse sensor force sensor array
下载PDF
一款基于新型Field Programmable Gate Array芯片的投影仪梯形校正系统研究与实现 被引量:5
2
作者 曹凤莲 沈庆宏 +1 位作者 盛任农 高敦堂 《南京大学学报(自然科学版)》 CAS CSCD 北大核心 2006年第4期362-367,共6页
投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(F... 投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(Field Programmable Gate Array)芯片的新型梯形校正实现方案,解决了校正范围与锯齿失真的矛盾问题,并为进一步成为芯片级产品铺平了道路.图像处理采用kaiser窗函数和sinc函数相结合的方法进行插值,这样的滤波器改善了旁瓣抑制,具有较好的通带性能.介绍了梯形失真的产生和校正原理,提出了利用FPGA芯片XC3S400作为核心图像处理单元的梯形校正系统的硬件和软件实现,说明了该芯片结构、功能及特性,最后提供了校正的效果图. 展开更多
关键词 图像处理 梯形校正 FIELD PROGRAMMABLE GATE array 锯齿失真
下载PDF
Analysis of the far spatial coherent suppressed single peak field distribution of a rectangular wave-guide laser 被引量:2
3
作者 吴行飞 杨静 辛建国 《Chinese Physics B》 SCIE EI CAS CSCD 2007年第4期1031-1037,共7页
A theory of the far spatial coherent-suppressed single-peak field distribution of a rectangular wave-guide CO2 laser is presented. The theoretical analysis shows that a rectangular wave-guide laser can have an output ... A theory of the far spatial coherent-suppressed single-peak field distribution of a rectangular wave-guide CO2 laser is presented. The theoretical analysis shows that a rectangular wave-guide laser can have an output intensity distribution in far field similar to that produced from a wave-guide array laser, which is in agreement with the experimental result. A single-peak mode output is obtained within 5 metres. The experimental far-field spread angle in the bigger-Fresnel number direction is 0.63 mrad, compared to the calculated one, 0.6 mrad, and when the length of the laser resonator is changed, a double-peak or multi-peak in far-field distribution of the laser is obtained. 展开更多
关键词 wave-guide array CO2 laser field distribution
下载PDF
A New Design Method for Variable Digital Filter Based on Field Programmable Gate Array(FPGA) 被引量:2
4
作者 胡文静 仇润鹤 李外云 《Journal of Donghua University(English Edition)》 EI CAS 2012年第2期193-196,共4页
In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper ... In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper proposes a method for self-programmable variable digital filter(VDF) design based on field programmable gate array(FPGA).We implement a digital filter system by using custom embedded micro-processor,programmable finite impulse response(P-FIR) macro module,coefficient-loader,clock manager and analog/digital(A/D) or digital/analog(D/A) controller and other modules.The self-programmable VDF can provide the best solution for realization of digital filter algorithms,which are the low-pass,high-pass,band-pass and band-stop filter algorithms with variable frequency domain characteristics.The design examples with minimum 1 to maximum 32 taps FIR filter,based on Modelsim post-routed simulation and onboard running on XUPV5-LX110T,are provided to demonstrate the effectiveness of the proposed method. 展开更多
关键词 variable digital filter(VDF) field programmable gate array(FPGA) embedded micro-processor(EMP)
下载PDF
A novel fuzzy logic direct torque controller for a permanent magnet synchronous motor with a field programmable gate array 被引量:1
5
作者 陈永军 《Journal of Chongqing University》 CAS 2008年第3期228-233,共6页
A high-performance digital servo system built on the platform of a field programmable gate array (FPGA),a fully digitized hardware design scheme of a direct torque control (DTC) and a low speed permanent magnet synchr... A high-performance digital servo system built on the platform of a field programmable gate array (FPGA),a fully digitized hardware design scheme of a direct torque control (DTC) and a low speed permanent magnet synchronous motor (PMSM) is proposed. The DTC strategy of PMSM is described with Verilog hardware description language and is employed on-chip FPGA in accordance with the electronic design automation design methodology. Due to large torque ripples in low speed PMSM,the hysteresis controller in a conventional PMSM DTC was replaced by a fuzzy controller. This FPGA scheme integrates the direct torque controller strategy,the time speed measurement algorithm,the fuzzy regulating technique and the space vector pulse width modulation principle. Experimental results indicate the fuzzy controller can provide a controllable speed at 20 r min-1 and torque at 330 N m with satisfactory dynamic and static performance. Furthermore,the results show that this new control strategy decreases the torque ripple drastically and enhances control performance. 展开更多
关键词 fuzzy control direct torque control field programmable gate array permanent magnet synchronous motor
下载PDF
Synthesis of Nonlinear Control of Switching Topologies of Buck-Boost Converter Using Fuzzy Logic on Field Programmable Gate Array (FPGA) 被引量:1
6
作者 Johnson A. Asumadu Vaidhyanathan Jagannathan Arkhom Chachavalnanont 《Journal of Intelligent Learning Systems and Applications》 2010年第1期36-42,共7页
An intelligent fuzzy logic inference pipeline for the control of a dc-dc buck-boost converter was designed and built using a semi-custom VLSI chip. The fuzzy linguistics describing the switching topologies of the conv... An intelligent fuzzy logic inference pipeline for the control of a dc-dc buck-boost converter was designed and built using a semi-custom VLSI chip. The fuzzy linguistics describing the switching topologies of the converter was mapped into a look-up table that was synthesized into a set of Boolean equations. A VLSI chip–a field programmable gate array (FPGA) was used to implement the Boolean equations. Features include the size of RAM chip independent of number of rules in the knowledge base, on-chip fuzzification and defuzzification, faster response with speeds over giga fuzzy logic inferences per sec (FLIPS), and an inexpensive VLSI chip. The key application areas are: 1) on-chip integrated controllers;and 2) on-chip co-integration for entire system of sensors, circuits, controllers, and detectors for building complete instrument systems. 展开更多
关键词 Multi-Fuzzy Logic Controller (MFLC) Field PROGRAMMABLE Gate array (FPGA) BUCK-BOOST Converter BOOLEAN Look-Up TABLE CO-INTEGRATION
下载PDF
Implimentations of SIMD machine using programmable gate array
7
作者 胡铭曾 《Journal of Harbin Institute of Technology(New Series)》 EI CAS 2000年第3期10-13,共4页
Field Programmable Gate Array(FPGA) and Single Instruction Multiple Data(SIMD) processing array share many architecture features. In both architectures, an array is employed to provide high speed computation. In this ... Field Programmable Gate Array(FPGA) and Single Instruction Multiple Data(SIMD) processing array share many architecture features. In both architectures, an array is employed to provide high speed computation. In this paper we show that the implementation of a Single Instruction Multiple Data (SIMD) machine the ABC 90 using the Field Programmable Gate Array (FPGA) is not completely suitable because of its characteristics. The comparison between the programmable gate arrays show that, they have many architectures features in common. Within this framework, we examine the differences and similarities between these array structures and touch upon techniques and lessons which can be done between these architectures in order to choose the appropriate Programmable gate array to implement a general purpose parallel computer. In this paper we introduce the principal of the Dynamically Programmable Date Array(DPGA) which combines the best feature of the FPGA and the SIMD arrays into a single array architecture. By the same way we show that the DPGA is more appropriate then the FPGA for wiring, hardwiring the general purpose parallel computers: SIMD and its implementation. 展开更多
关键词 Field PROGRAMMABLE GATE array Single INSTRUCTION Multiple DATA Dynamically PROGRAMMABLE DATA array
下载PDF
Fault Prediction and Diagnosis of Warship Equipment Field Programmable Gate Array Software
8
作者 LIU Bojiang YAN Ran +2 位作者 CHAI Haiyan HAN Xinyu TANG Longli 《Journal of Donghua University(English Edition)》 EI CAS 2018年第5期426-429,共4页
In order to solve the current high failure rate of warship equipment field programmable gate array( FPGA) software,fault detection is not timely enough and FPGA detection equipment is expensive and so on. After in-dep... In order to solve the current high failure rate of warship equipment field programmable gate array( FPGA) software,fault detection is not timely enough and FPGA detection equipment is expensive and so on. After in-depth research,this paper proposes a warship equipment FPGA software based on Xilinx integrated development environment( ISE) and ModelSim software.Functional simulation and timing simulation to verify the correctness of the logic design of the FPGA,this method is very convenient to view the signal waveform inside the FPGA program to help FPGA test engineers to achieve FPGA fault prediction and diagnosis. This test method has important engineering significance for the upgrading of warship equipment. 展开更多
关键词 Field PROGRAMMABLE GATE array(FPGA) FAULT prediction DIAGNOSIS
下载PDF
Implementation of Synchronization Technology in Orthogonal Frequency Division Multiplex System Based on Field Programming Gate Array
9
作者 YI Qing-ming XIE Sheng-li 《Semiconductor Photonics and Technology》 CAS 2008年第1期32-36,共5页
In this paper,analyzed is the symbol synchronization algorithm in orthogonal frequency division multiplex(OFDM)system,and accomplished are the hardware circuit design of coarse and elaborate synchronization algorithms... In this paper,analyzed is the symbol synchronization algorithm in orthogonal frequency division multiplex(OFDM)system,and accomplished are the hardware circuit design of coarse and elaborate synchronization algorithms.Based on the analysis of coarse and elaborate synchronization algorithms,multiplexed are,the module accumulator,division and output judgement,which can evidently save the hardware resource cost.The analysis of circuit sequence and wave form simulation of the design scheme shows that the proposed method efficiently reduce system resources and power consumption. 展开更多
关键词 orthogonal frequency division multiplex timing synchronization field programmable gate array
下载PDF
Speech Separation Algorithm Using Gated Recurrent Network Based on Microphone Array
10
作者 Xiaoyan Zhao Lin Zhou +2 位作者 Yue Xie Ying Tong Jingang Shi 《Intelligent Automation & Soft Computing》 SCIE 2023年第6期3087-3100,共14页
Speech separation is an active research topic that plays an important role in numerous applications,such as speaker recognition,hearing pros-thesis,and autonomous robots.Many algorithms have been put forward to improv... Speech separation is an active research topic that plays an important role in numerous applications,such as speaker recognition,hearing pros-thesis,and autonomous robots.Many algorithms have been put forward to improve separation performance.However,speech separation in reverberant noisy environment is still a challenging task.To address this,a novel speech separation algorithm using gate recurrent unit(GRU)network based on microphone array has been proposed in this paper.The main aim of the proposed algorithm is to improve the separation performance and reduce the computational cost.The proposed algorithm extracts the sub-band steered response power-phase transform(SRP-PHAT)weighted by gammatone filter as the speech separation feature due to its discriminative and robust spatial position in formation.Since the GRU net work has the advantage of processing time series data with faster training speed and fewer training parameters,the GRU model is adopted to process the separation featuresof several sequential frames in the same sub-band to estimate the ideal Ratio Masking(IRM).The proposed algorithm decomposes the mixture signals into time-frequency(TF)units using gammatone filter bank in the frequency domain,and the target speech is reconstructed in the frequency domain by masking the mixture signal according to the estimated IRM.The operations of decomposing the mixture signal and reconstructing the target signal are completed in the frequency domain which can reduce the total computational cost.Experimental results demonstrate that the proposed algorithm realizes omnidirectional speech sep-aration in noisy and reverberant environments,provides good performance in terms of speech quality and intelligibility,and has the generalization capacity to reverberate. 展开更多
关键词 Microphone array speech separation gate recurrent unit network gammatone sub-band steered response power-phase transform spatial spectrum
下载PDF
Design of a High Precision Array Pulse Sensor in TCM 被引量:1
11
作者 淮永进 韩郑生 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第4期701-705,共5页
We designed a high-precision array pulse sensor for TCM (traditional Chinese medicine) that can directly transform pulse-pressure signal into electric current signal and is compatible with CMOS technology. We adopte... We designed a high-precision array pulse sensor for TCM (traditional Chinese medicine) that can directly transform pulse-pressure signal into electric current signal and is compatible with CMOS technology. We adopted a sacrificelayer craft for the transistor gate. During testing, we found that the precision of the capacitor for the array sensor is 0. 5fF/hPa when the pressure was changing within the range of 1.5kPa to 9.5kPa. More importantly, the output-current and the pressure of the sensor have a good linearity and exponential characteristics. According to the data from the experiment,we conclude that the characteristic of the response-current is related to the area of the MOS gate. 展开更多
关键词 array senor pulse senor MOSFET gate LINEARITY
下载PDF
An alternative approach of the programmable arrays and applications
12
作者 胡铭曾 《Journal of Harbin Institute of Technology(New Series)》 EI CAS 2000年第3期5-9,共5页
There is an increasing interest of using the Programmable arrays for performing different hardware. In this paper we give an alternative approach and the applications of the Programmable Gate Arrays. We show the field... There is an increasing interest of using the Programmable arrays for performing different hardware. In this paper we give an alternative approach and the applications of the Programmable Gate Arrays. We show the field and the domain where they are more adequate and wihch kind of Programmable array is more efficient to apply. The DPGA and the FPGA are both Programmable Gate Array. They have more possibilities then the conventional devices such as 64 bits microprocessor, however a microprocessor coupled with a programmable array has more opportunity and their implementation is increasing. It is impossible to enumerate all possible uses of Programmable Gate Array. However we use the parameters Latency and throughput. Finite State Machine(FSM), control of data path, processor coupled with a programmable array to build up an alternative approach of the devices and their applications. 展开更多
关键词 LATENCY throughtput FPGA DPGA PROGRAMMABLE GATE array FSM
下载PDF
Quantum Information Processing in a Coupled Cavity Array
13
作者 LI Jian ZOU Jian SHAO Bin 《Communications in Theoretical Physics》 SCIE CAS CSCD 2008年第12期1312-1316,共5页
We consider a one-dimensional array of L identical coupled cavities,and each cavity is doped with atwo-level qubit.Experimentally,it has been developed in several varieties by the newest technology.We find that theone... We consider a one-dimensional array of L identical coupled cavities,and each cavity is doped with atwo-level qubit.Experimentally,it has been developed in several varieties by the newest technology.We find that theone-qubit quantum state can be perfectly transferred through the cavity array,and the entanglement between the firsttwo qubits can also be transferred to the last two qubits.In addition,we successfully realized the entangling gate andswap gate in the coupled cavity array. 展开更多
关键词 state transfer entanglement transfer quantum gate coupled cavity array
下载PDF
MIXED-GRAINED CMOS FIELD PROGRAMMABLE ANALOG ARRAY FOR SMART SENSORY APPLICATIONS
14
作者 Cheng Xiaoyan Yang Haigang +3 位作者 Yin Tao Wu Qisong Zhi Tian Liu Fei 《Journal of Electronics(China)》 2014年第2期129-142,共14页
The drive towards shorter design cycles for analog integrated circuits has given impetus to the development of Field Programmable Analog Arrays(FPAAs),which are the analogue counterparts of Field Programmable Gate Arr... The drive towards shorter design cycles for analog integrated circuits has given impetus to the development of Field Programmable Analog Arrays(FPAAs),which are the analogue counterparts of Field Programmable Gate Arrays(FPGAs).In this paper,we present a new design methodology which using FPAA as a powerful analog front-end processing platform in the smart sensory microsystem.The proposed FPAA contains 16 homogeneous mixed-grained Configurable Analog Blocks(CABs) which house a variety of processing elements especially the proposed fine-grained Core Configurable Amplifiers(CCAs).The high flexible CABs allow the FPAA operating in both continuous-time and discrete-time approaches suitable to support variety of sensors.To reduce the nonideal parasitic effects and save area,the fat-tree interconnection network is adopted in this FPAA.The functionality of this FPAA is demonstrated through embedding of voltage and capacitive sensor signal readout circuits and a configurable band pass filter.The minimal detectable voltage and capacitor achieves 38 uV and 8.3 aF respectively within 100 Hz sensor bandwidth.The power consumption comparison of CCA in three applications shows that the FPAA has high power efficiency.And the simulation results also show that the FPAA has good tolerance with wide PVT variations. 展开更多
关键词 Field Programmable Gate array(FPGA) Field Programmable Analog array(FPAA) Sensor Mixed-grained Configurable Analog Block(CAB) Correlated Double Sampling(CDS)
下载PDF
Ferroelectric Liquid Crystal Gates and Optical Computing
15
作者 SHIJian-jun SHIYon-ji 《Semiconductor Photonics and Technology》 CAS 1999年第3期179-185,共7页
The surface stabilized ferroelectric liquid crystal device configuration and ferroelectric liquid crystal gates are described.The liquid crystal electrooptical gates have numerous applications,including optical comput... The surface stabilized ferroelectric liquid crystal device configuration and ferroelectric liquid crystal gates are described.The liquid crystal electrooptical gates have numerous applications,including optical computation,optodigital circuits,and optical communication networks. 展开更多
关键词 Cellular Logic Liquid Crystal Electrooptical Gates Optical Computation Optical Interconnection Network Optical Parallel array Logic System CLC number:TP38 Document code:A
下载PDF
Machine learning algorithm partially reconfigured on FPGA for an image edge detection system
16
作者 Gracieth Cavalcanti Batista Johnny Oberg +3 位作者 Osamu Saotome Haroldo F.de Campos Velho Elcio Hideiti Shiguemori Ingemar Soderquist 《Journal of Electronic Science and Technology》 EI CAS CSCD 2024年第2期48-68,共21页
Unmanned aerial vehicles(UAVs)have been widely used in military,medical,wireless communications,aerial surveillance,etc.One key topic involving UAVs is pose estimation in autonomous navigation.A standard procedure for... Unmanned aerial vehicles(UAVs)have been widely used in military,medical,wireless communications,aerial surveillance,etc.One key topic involving UAVs is pose estimation in autonomous navigation.A standard procedure for this process is to combine inertial navigation system sensor information with the global navigation satellite system(GNSS)signal.However,some factors can interfere with the GNSS signal,such as ionospheric scintillation,jamming,or spoofing.One alternative method to avoid using the GNSS signal is to apply an image processing approach by matching UAV images with georeferenced images.But a high effort is required for image edge extraction.Here a support vector regression(SVR)model is proposed to reduce this computational load and processing time.The dynamic partial reconfiguration(DPR)of part of the SVR datapath is implemented to accelerate the process,reduce the area,and analyze its granularity by increasing the grain size of the reconfigurable region.Results show that the implementation in hardware is 68 times faster than that in software.This architecture with DPR also facilitates the low power consumption of 4 mW,leading to a reduction of 57%than that without DPR.This is also the lowest power consumption in current machine learning hardware implementations.Besides,the circuitry area is 41 times smaller.SVR with Gaussian kernel shows a success rate of 99.18%and minimum square error of 0.0146 for testing with the planning trajectory.This system is useful for adaptive applications where the user/designer can modify/reconfigure the hardware layout during its application,thus contributing to lower power consumption,smaller hardware area,and shorter execution time. 展开更多
关键词 Dynamic partial reconfiguration(DPR) Field programmable gate array(FPGA)implementation Image edge detection Support vector regression(SVR) Unmanned aerial vehicle(UAV) pose estimation
下载PDF
大尺寸机载显示模块动态背光控制系统设计
17
作者 朱标 《光电技术应用》 2024年第2期51-55,76,共6页
机载大尺寸液晶显示器(liquid crystal display,LCD)显示模块具有亮度高和功耗大的特点。为了降低其动态功耗,介绍了一种用于大尺寸机载显示模块的动态背光控制系统。该系统采用发光二极管(light emitting diode,LED)动态背光控制技术,... 机载大尺寸液晶显示器(liquid crystal display,LCD)显示模块具有亮度高和功耗大的特点。为了降低其动态功耗,介绍了一种用于大尺寸机载显示模块的动态背光控制系统。该系统采用发光二极管(light emitting diode,LED)动态背光控制技术,通过对背光的动态调节,提高动态显示效果和达到节能的目的。对系统的硬件电路和软件设计算法进行了详细的介绍,并进行实验验证。结果表明,该系统能够有效地提高机载显示模块的动态显示效果,并显著降低了动态功耗。 展开更多
关键词 大尺寸 机载 动态背光 现场可编程门阵列(field programmable gate array FPGA)
下载PDF
GJB 5000B在FPGA工程中的应用分析
18
作者 张鹏 《船舶标准化工程师》 2024年第1期25-28,共4页
为引入软件工程化管理办法对设计开发实践实施管理,结合GJB 5000B体系要求,对现场可编程逻辑门阵列(Field Programmable Gate Array,FPGA)的设计开发流程和GJB 5000B的工程实践要求进行梳理、比对和分析,并提出一套FPGA开发管理在GJB 50... 为引入软件工程化管理办法对设计开发实践实施管理,结合GJB 5000B体系要求,对现场可编程逻辑门阵列(Field Programmable Gate Array,FPGA)的设计开发流程和GJB 5000B的工程实践要求进行梳理、比对和分析,并提出一套FPGA开发管理在GJB 5000B推进实践中的实施办法。研究成果可为GJB 5000B在FPGA工程中的应用提供一定参考。 展开更多
关键词 GJB 5000B 现场可编程逻辑门阵列(Field Programmable Gate array FPGA) 项目管理 软件工程化
下载PDF
基于DSP与FPGA的变流器通用控制平台研究 被引量:14
19
作者 郭巍 肖遥 孙永佳 《电气传动》 北大核心 2014年第2期22-26,共5页
提出一种基于DSP和现场可编程门阵列(FPGA)双CPU结构的新型变流器控制系统方案,其中DSP完成变流器控制策略的实现,主要包括:最大功率点跟踪、电压电流双闭环控制、低电压穿越控制、通信功能;FPGA完成三相锁相环控制、AD芯片采样控制、SV... 提出一种基于DSP和现场可编程门阵列(FPGA)双CPU结构的新型变流器控制系统方案,其中DSP完成变流器控制策略的实现,主要包括:最大功率点跟踪、电压电流双闭环控制、低电压穿越控制、通信功能;FPGA完成三相锁相环控制、AD芯片采样控制、SVPWM波形控制、逻辑输出控制以及各类故障信号检测与停机保护功能,并采用了基于WIFI模块的风电故障信息传输系统。以双馈风电变流器为模型,设计了双馈风力发电变流器系统,完成了两电平与三电平SVPWM控制算法的FPGA实现。最后在自主研发的1.5 MW,2 MW双馈式变流器样机与光伏逆变器样机上进行了大量实验和长期的现场试运行,验证了控制系统平台的可行性与实用性。 展开更多
关键词 双PWM变流器 矢量控制 数字信号处理器 现场可编程门阵列 digital signal PROCESSOR (DSP) field PROGRAMMABLE GATE array (FPGA)
下载PDF
空间太阳望远镜的图象预处理系统研制 被引量:4
20
作者 王宇舟 金声震 《电子学报》 EI CAS CSCD 北大核心 2005年第7期1291-1294,共4页
空间太阳望远镜太阳磁场测量要求图象的信噪比为104.受CCD满阱电荷的限制,必须对CCD采集到的图象,在预处理单元进行图象积分以提高信噪比;为了减小CCD引入的噪声,还采用了CCD图象改正技术;对于宁静态的长时间太阳观测,为了克服图象漂移... 空间太阳望远镜太阳磁场测量要求图象的信噪比为104.受CCD满阱电荷的限制,必须对CCD采集到的图象,在预处理单元进行图象积分以提高信噪比;为了减小CCD引入的噪声,还采用了CCD图象改正技术;对于宁静态的长时间太阳观测,为了克服图象漂移导致无法进行图象积分的难题,提出了图象相关内插累加技术,来进一步提高信噪比;预处理单元还担负着偏振测量中的Stokes参数归一计算、CCD控制、调焦控制和图象格式化等任务.文中分析了预处理系统的处理功能需求,确定了系统设计方案;采用FPGA加DSP的硬件结构,制作了地面原理样机,开发了系统软件.在地面支持设备上对系统功能进行了仿真和测试. 展开更多
关键词 预处理 图象积分 CCD图象改正 相关内插累加 FPGA(Field PROGRAMMABLE GATE array)
下载PDF
上一页 1 2 9 下一页 到第
使用帮助 返回顶部