期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Design of a 6.25 Gbps backplane SerDes with adaptive decision feedback equalization 被引量:1
1
作者 周明珠 Zhu +2 位作者 En Wang Zhigong 《High Technology Letters》 EI CAS 2009年第4期409-415,共7页
A 6.25 Gbps SerDes core used in the high signed based on the OIF-CEI-02.0 standard. To speed backplane communication receiver has been decounteract the serious Inter-Syrmbol-Interference (ISI), the core employed a h... A 6.25 Gbps SerDes core used in the high signed based on the OIF-CEI-02.0 standard. To speed backplane communication receiver has been decounteract the serious Inter-Syrmbol-Interference (ISI), the core employed a half-rate four-tap decision feedback equalizer (DFE). The equalizer used the Signsign least mean-squared (SS-LMS) algorithm to realize the coefficient adaptation. An automatic gain control (AGC) amplifier with the sign least mean-squared (S-LMS) algorithm has been used to compensate the transmission media loss. To recover the clock signal from the input data serial and provide for the DFE and AGC, a bang-bang clock recovery (BB-CR) is adopted. A third order phase loop loek (PLL) model was proposed to predict characteristics of the BB-CR. The core has been verified by behavioral modeling in MATLAB. The results indicate that the core can meet the specifications of the backplane receiver. The DFE recovered data over a 34" FR-4 backplane has a peak-to-peak jitter of 17 ps, a horizontal eye opening of 0.87 UI, and a vertical eye opening of 500 mVpp. 展开更多
关键词 Serializer/Desterilizer (SerDes) adaptive equalizer decision feedback equalization (DFE) automatic gain control (AGC) amplifier bang-bang clock recovery (BB-CR)
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部