期刊文献+
共找到69篇文章
< 1 2 4 >
每页显示 20 50 100
Ultralow turnoff loss dual-gate SOI LIGBT with trench gate barrier and carrier stored layer 被引量:1
1
作者 何逸涛 乔明 张波 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第12期424-429,共6页
A novel ultralow turnoff loss dual-gate silicon-on-insulator (SOI) lateral insulated gate bipolar transistor (LIGBT) is proposed. The proposed SOI LIGBT features an extra trench gate inserted between the p-well an... A novel ultralow turnoff loss dual-gate silicon-on-insulator (SOI) lateral insulated gate bipolar transistor (LIGBT) is proposed. The proposed SOI LIGBT features an extra trench gate inserted between the p-well and n-drift, and an n-type carrier stored (CS) layer beneath the p-well. In the on-state, the extra trench gate acts as a barrier, which increases the cartier density at the cathode side of n-drift region, resulting in a decrease of the on-state voltage drop (Von). In the off-state, due to the uniform carder distribution and the assisted depletion effect induced by the extra trench gate, large number of carriers can be removed at the initial turnoff process, contributing to a low turnoff loss (Eoff). Moreover, owing to the dual-gate field plates and CS layer, the carrier density beneath the p-well can greatly increase, which further improves the tradeoff between Eoff and Von. Simulation results show that Eoff of the proposed SOI LIGBT can decrease by 77% compared with the conventional trench gate SOI LIGBT at the same Von of 1.1 V. 展开更多
关键词 lateral insulated gate bipolar transistor (LIGBT) turnoff loss trench gate barrier carrier storedlayer
下载PDF
High performance trench MOS barrier Schottky diode with high-k gate oxide 被引量:2
2
作者 翟东媛 朱俊 +3 位作者 赵毅 蔡银飞 施毅 郑有炓 《Chinese Physics B》 SCIE EI CAS CSCD 2015年第7期426-428,共3页
A novel trench MOS barrier Schottky diode(TMBS) device with a high-k material introduced into the gate insulator is reported, which is named high-k TMBS. By simulation with Medici, it is found that the high-k TMBS c... A novel trench MOS barrier Schottky diode(TMBS) device with a high-k material introduced into the gate insulator is reported, which is named high-k TMBS. By simulation with Medici, it is found that the high-k TMBS can have 19.8% lower leakage current while maintaining the same breakdown voltage and forward turn-on voltage compared with the conventional regular trench TMBS. 展开更多
关键词 trench MOS barrier Schottky diode high-k gate oxide leakage current
下载PDF
The influence and explanation of fringing-induced barrier lowering on sub-100 nm MOSFETs with high-k gate dielectrics
3
作者 马飞 刘红侠 +1 位作者 匡潜玮 樊继斌 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第5期602-606,共5页
The fringing-induced barrier lowering(FIBL) effect of sub-100 nm MOSFETs with high-k gate dielectrics is investigated using a two-dimensional device simulator.An equivalent capacitance theory is proposed to explain ... The fringing-induced barrier lowering(FIBL) effect of sub-100 nm MOSFETs with high-k gate dielectrics is investigated using a two-dimensional device simulator.An equivalent capacitance theory is proposed to explain the physics mechanism of the FIBL effect.The FIBL effect is enhanced and the short channel performance is degraded with increasing capacitance.Based on equivalent capacitance theory,the influences of channel length,junction depth,gate/lightly doped drain(LDD) overlap length,spacer material and spacer width on FIBL is thoroughly investigated.A stack gate dielectric is presented to suppress the FIBL effect. 展开更多
关键词 high-k gate dielectric fringing-induced barrier lowering stack gate dielectric MOSFET
下载PDF
Analytical model including the fringing-induced barrier lowering effect for a dual-material surrounding-gate MOSFET with a high-κ gate dielectric
4
作者 李聪 庄奕琪 +1 位作者 张丽 包军林 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第4期605-611,共7页
By solving Poisson's equation in both semiconductor and gate insulator regions in the cylindrical coordinates, an analytical model for a dual-material surrounding-gate (DMSG) metal-oxide semiconductor field-effect ... By solving Poisson's equation in both semiconductor and gate insulator regions in the cylindrical coordinates, an analytical model for a dual-material surrounding-gate (DMSG) metal-oxide semiconductor field-effect transistor (MOSFET) with a high-k gate dielectric has been developed. Using the derived model, the influences of fringing-induced barrier lowering (FIBL) on surface potential, subthreshold current, DIBL, and subthreshold swing are investigated. It is found that for the same equivalent oxide thickness, the gate insulator with high-k dielectric degrades the short-channel performance of the DMSG MOSFET. The accuracy of the analytical model is verified by the good agreement of its results with that obtained from the ISE three-dimensional numerical device simulator. 展开更多
关键词 high-k gate dielectric fringing-induced barrier lowering analytical model
下载PDF
具有多晶阻挡层的浮空P区IGBT开关特性研究
5
作者 肖蝶 冯全源 《电子元件与材料》 CAS 北大核心 2024年第1期67-72,共6页
为了减少浮空P区IGBT结构的栅极空穴积累,改善结构的电磁干扰(EMI)噪声问题,从而提高结构电磁干扰噪声与开启损耗(Eon)之间的折中关系,研究提出了一种具有多晶硅阻挡层的FD-IGBT结构。新结构在传统结构的浮空P区上方引入一块多晶硅阻挡... 为了减少浮空P区IGBT结构的栅极空穴积累,改善结构的电磁干扰(EMI)噪声问题,从而提高结构电磁干扰噪声与开启损耗(Eon)之间的折中关系,研究提出了一种具有多晶硅阻挡层的FD-IGBT结构。新结构在传统结构的浮空P区上方引入一块多晶硅阻挡层,阻挡层接栅极,形成与N型漂移区的电势差。新结构在器件开启过程中,多晶硅阻挡层下方会积累空穴,导致栅极附近积累的空穴数量减少,从而降低浮空P区对栅极的反向充电电流。通过TCAD软件仿真结果表明,相比于传统FD-IGBT,新结构开启瞬态的过冲电流(I_(CE))和过冲电压(V_(GE))的峰值分别下降26.5%和8.6%,且在栅极电阻(R_(g))增加时有更好的电流电压可控性;相同开启损耗下,新结构的dI_(CE)/dt、dV_(CE)/dt和dV_(KA)/dt最大值分别降低26.5%,15.1%和26.1%。 展开更多
关键词 电磁干扰噪声 开启损耗 浮空P区 多晶硅阻挡层 栅极反向充电电流
下载PDF
高立式芦苇沙障打捆成栅机的设计与试验
6
作者 郑一江 葛云 +1 位作者 张洚宇 程建军 《机械设计与制造》 北大核心 2024年第5期15-21,共7页
针对风沙区铁路安全运行中高立式芦苇沙障生产人工效率低、劳动强度大、制造成本高、操作工序多、工作环境恶劣等问题和对芦苇沙障成栅工艺流程研究的基础上,设计了高立式芦苇沙障打捆成栅机。通过对关键作业部件进行设计选型,确定了喂... 针对风沙区铁路安全运行中高立式芦苇沙障生产人工效率低、劳动强度大、制造成本高、操作工序多、工作环境恶劣等问题和对芦苇沙障成栅工艺流程研究的基础上,设计了高立式芦苇沙障打捆成栅机。通过对关键作业部件进行设计选型,确定了喂料机构、铁丝推送机构、打捆拧丝机构的结构,并采用理论分析、Workbench仿真方法对喂料弧片、送丝摇臂与拧丝虎口等关键零件参数进行了设计与分析。为提高作业性能,以芦苇束紧实度、芦苇破损率和单束打捆作业时间为评价指标,以铁丝推送长度、拧丝虎口转速为影响因素,进行了高立式芦苇沙障打捆优化实验,利用Design-Expert V8.0.6.1软件,构建关于评价指标与影响因素间的回归模型,确定最优参数组合为:拧丝虎口转速1297r/min、送丝距离372mm。样机验证试验结果表明:高立式芦苇沙障打捆成栅机具有较强的物料适应性,在优化参数组合下,通过试验验证了设计的正确性和合理性。上述研究成果丰富了高立式芦苇沙障打捆成栅技术,也为整秆打捆成栅机械的设计提供参考依据。 展开更多
关键词 机械 高立式沙障 芦苇 优化 打捆 成栅
下载PDF
3300 V高性能混合SiC模块研制
7
作者 刘艳宏 杨晓菲 +2 位作者 王晓丽 荆海燕 刘爽 《固体电子学研究与进展》 CAS 2024年第1期13-18,共6页
将Si基绝缘栅双极型晶体管(Insulated gate bipolar transistor,IGBT)芯片与SiC结型势垒肖特基二极管芯片按照双开关电路结构排布,开发了一种3 300 V等级混合SiC模块,对其设计方法、封装工艺、仿真、测试结果进行分析,并对标相同规格IGB... 将Si基绝缘栅双极型晶体管(Insulated gate bipolar transistor,IGBT)芯片与SiC结型势垒肖特基二极管芯片按照双开关电路结构排布,开发了一种3 300 V等级混合SiC模块,对其设计方法、封装工艺、仿真、测试结果进行分析,并对标相同规格IGBT模块。混合SiC模块低空洞率焊接满足牵引领域高温度循环周次的要求,冗余式的连跳键合结构可以有效增强功率循环能力。采用双脉冲法测试动态性能,测试结果表明该混合SiC模块反向恢复时间减小了84%,反向恢复电流减小了89.5%,反向恢复能量减小了99%,一次开关产生的总损耗降低了43.3%。混合SiC模块消除了开关过程中电压和电流过冲现象,在高电压、大电流和高频率的应用工况下具有明显的优势。 展开更多
关键词 绝缘栅双极型晶体管 结型势垒肖特基二极管 混合SiC模块
下载PDF
A threshold voltage analytical model for high-k gate dielectric MOSFETs with fully overlapped lightly doped drain structures
8
作者 马飞 刘红侠 +1 位作者 匡潜玮 樊继斌 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第5期596-601,共6页
We investigate the influence of voltage drop across the lightly doped drain(LDD) region and the built-in potential on MOSFETs,and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overl... We investigate the influence of voltage drop across the lightly doped drain(LDD) region and the built-in potential on MOSFETs,and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overlapped LDD structures by solving the two-dimensional Poisson's equation in the silicon and gate dielectric layers.The model can predict the fringing-induced barrier lowering effect and the short channel effect.It is also valid for non-LDD MOSFETs.Based on this model,the relationship between threshold voltage roll-off and three parameters,channel length,drain voltage and gate dielectric permittivity,is investigated.Compared with the non-LDD MOSFET,the LDD MOSFET depends slightly on channel length,drain voltage,and gate dielectric permittivity.The model is verified at the end of the paper. 展开更多
关键词 threshold voltage high-k gate dielectric fringing-induced barrier lowering short channeleffect
下载PDF
28-nm UTBB FD-SOI vs. 22-nm Tri-Gate FinFET Review: A Designer Guide—Part I
9
作者 Ali Mohsen Adnan Harb +1 位作者 Nathalie Deltimple Abraham Serhane 《Circuits and Systems》 2017年第4期93-110,共18页
Nowadays, transistor technology is going toward the fully depleted architecture;the bulk transistors are becoming more complex in manufacturing as the transistor size is becoming smaller to achieve the high performanc... Nowadays, transistor technology is going toward the fully depleted architecture;the bulk transistors are becoming more complex in manufacturing as the transistor size is becoming smaller to achieve the high performance especially at the node 28 nm. This is the first of two papers that discuss the basic drawbacks of the bulk transistors and explain the two alternative transistors: 28 nm UTBB FD-SOI CMOS and the 22 nm Tri-Gate FinFET. The accompanying paper, Part II, focuses on the comparison between those alternatives and their physical properties, electrical properties, and reliability tests to properly set the preferences when choosing for different mobile media and consumers’ applications. 展开更多
关键词 UTBB FD-SOI: Ultra-Thin Body and Box Fully Depleted Silicon on Insulator Tri-gate FINFET DIBL: Drain Induced barrier Lowering
下载PDF
28-nm UTBB FD-SOI vs. 22-nm Tri-Gate FinFET Review: A Designer Guide—Part II
10
作者 Ali Mohsen Adnan Harb +1 位作者 Nathalie Deltimple Abraham Serhane 《Circuits and Systems》 2017年第5期111-121,共11页
This is Part II of a two-part paper that explores the 28-nm UTBB FD-SOI CMOS and the 22-nm Tri-Gate FinFET technology as the better alternatives to bulk transistors especially when the transistor’s architecture is go... This is Part II of a two-part paper that explores the 28-nm UTBB FD-SOI CMOS and the 22-nm Tri-Gate FinFET technology as the better alternatives to bulk transistors especially when the transistor’s architecture is going fully depleted and its size is becoming much smaller, 28-nm and above. Reliability tests of those alternatives are first discussed. Then, a comparison is made between the two alternative transistors comparing their physical properties, electrical properties, and their preferences in different applications. 展开更多
关键词 UTBB FD-SOI: Ultra-Thin Body and Box Fully Depleted Silicon on Insulator Tri-gate FINFET DIBL: Drain Induced barrier Lowering
下载PDF
Gate-to-body tunneling current model for silicon-on-insulator MOSFETs
11
作者 伍青青 陈静 +4 位作者 罗杰馨 吕凯 余涛 柴展 王曦 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第10期604-607,共4页
A gate-to-body tunneling current model for silicon-on-insulator (SOl) devices is simulated. As verified by the mea- sured data, the model, considering both gate voltage and drain voltage dependence as well as image ... A gate-to-body tunneling current model for silicon-on-insulator (SOl) devices is simulated. As verified by the mea- sured data, the model, considering both gate voltage and drain voltage dependence as well as image force-induced barrier low effect, provides a better prediction of the tunneling current and gate-induced floating body effect than the BSIMSOI4 model. A delayed gate-induced floating body effect is also predicted by the model. 展开更多
关键词 gate-to-body tunneling gate-induced floating body effect image force-induced barrier low effect silicon-on-insulator
下载PDF
A two-dimensional analytical modeling for channel potential and threshold voltage of short channel triple material symmetrical gate Stack(TMGS) DG-MOSFET
12
作者 Shweta Tripathi 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第10期518-524,共7页
In the present work, a two-dimensional(2D) analytical framework of triple material symmetrical gate stack(TMGS)DG-MOSFET is presented in order to subdue the short channel effects. A lightly doped channel along wit... In the present work, a two-dimensional(2D) analytical framework of triple material symmetrical gate stack(TMGS)DG-MOSFET is presented in order to subdue the short channel effects. A lightly doped channel along with triple material gate having different work functions and symmetrical gate stack structure, showcases substantial betterment in quashing short channel effects to a good extent. The device functioning amends in terms of improved exemption to threshold voltage roll-off, thereby suppressing the short channel effects. The encroachments of respective device arguments on the threshold voltage of the proposed structure are examined in detail. The significant outcomes are compared with the numerical simulation data obtained by using 2D ATLAS;device simulator to affirm and formalize the proposed device structure. 展开更多
关键词 triple material symmetrical gate stack(TMGS) DG MOSFET gate stack short channel effect drain induced barrier lowering threshold voltage
下载PDF
一种消除闸前立轴漩涡的横向消涡栅的水力特性研究
13
作者 岳振 陈海坤 田忠 《水电能源科学》 北大核心 2023年第10期200-203,共4页
在金沙江CB水电站水工模型试验中,泄洪闸前出现了偶发的贯穿性漩涡,为了消除该漩涡,对已有的一种垂向消涡栅进行了改进,并提出了一种新的横向消涡栅,试验测量了该型消涡栅的闸前流场、漩涡尺度、漩涡产生频率等参数,并分析了其消涡效果... 在金沙江CB水电站水工模型试验中,泄洪闸前出现了偶发的贯穿性漩涡,为了消除该漩涡,对已有的一种垂向消涡栅进行了改进,并提出了一种新的横向消涡栅,试验测量了该型消涡栅的闸前流场、漩涡尺度、漩涡产生频率等参数,并分析了其消涡效果。结果表明,本文所提出的横向消涡栅相较以往的垂向消涡栅有更好的消涡效果,是一种成本低廉、高效的泄洪闸消涡设施。 展开更多
关键词 泄洪闸 立轴漩涡 模型试验 横向消涡栅 垂向消涡栅
下载PDF
AlInN三明治势垒GaN HFET 被引量:1
14
作者 薛舫时 孔月婵 +3 位作者 董逊 周建军 李忠辉 陈辰 《固体电子学研究与进展》 CAS CSCD 北大核心 2011年第5期421-428,472,共9页
介绍了国际上AlInN势垒HFET的最新发展。从器件性能分析中发现这种新势垒显著提高了沟道电子气密度,增大了强场漂移速度,消除应变提高了器件可靠性和热稳定性,能在高温下有效工作,使GaN HFET研究走上新的台阶。但是薄势垒引起的大栅流... 介绍了国际上AlInN势垒HFET的最新发展。从器件性能分析中发现这种新势垒显著提高了沟道电子气密度,增大了强场漂移速度,消除应变提高了器件可靠性和热稳定性,能在高温下有效工作,使GaN HFET研究走上新的台阶。但是薄势垒引起的大栅流和电流崩塌是阻碍器件性能提高和实际应用的主要瓶颈。利用AlInN/AlGaN异质界面的大能带带阶和强极化电荷来剪裁能带,设计出新的三明治势垒,满足内、外沟道和欧姆接触势垒的要求。可望消除上述瓶颈,使AlInN势垒GaN HFET付诸实用。 展开更多
关键词 铝铟氮/氮化镓异质结场效应管 铝铟氮三明治势垒 栅流 电流崩塌 二维异质结构
下载PDF
砷化镓 金属—半导体场效应晶体管的二维数值分析 被引量:1
15
作者 陈贵灿 K.L.Wang +1 位作者 刘之行 邵志标 《西安交通大学学报》 EI CAS CSCD 北大核心 1990年第1期79-86,共8页
本文叙述用有限元方法对工作在导带的 GaAs MESFET's 器件进行二维稳态模拟的程序.用三角形单元不均匀网格剖分的程序,能局部加密,优化结点编码,缩小带宽;对基本方程离散采用改进的电荷浓缩法和有限元——有限差分混合法;方程求解... 本文叙述用有限元方法对工作在导带的 GaAs MESFET's 器件进行二维稳态模拟的程序.用三角形单元不均匀网格剖分的程序,能局部加密,优化结点编码,缩小带宽;对基本方程离散采用改进的电荷浓缩法和有限元——有限差分混合法;方程求解采用藕合法,偏压步长大,计算速度快. 展开更多
关键词 场效应晶体管 肖特基势垒栅 砷化镓
下载PDF
水利水电工程中水下钢结构的阴极保护 被引量:2
16
作者 葛燕 朱锡昶 +1 位作者 朱雅仙 朱秀娟 《水利水运工程学报》 CSCD 北大核心 2002年第2期26-29,共4页
介绍了水利水电工程水下钢结构阴极保护的方式、参数的选择 ,以及牺牲阳极的形状和安装方式 ,采用涂料与牺牲阳极联合保护长江三峡工程临时船闸的拦污栅 。
关键词 水利水电工程 水下钢结构 阴极保护 腐蚀 钢闸门 拦污栅
下载PDF
环栅肖特基势垒MOSFET解析电流模型 被引量:1
17
作者 许立军 张鹤鸣 杨晋勇 《四川大学学报(自然科学版)》 CAS CSCD 北大核心 2017年第3期553-556,共4页
肖特基势垒金属氧化物半导体场效应晶体管(Metal-Oxide-Semiconductor FieldEffect Transistor,MOSFET)的电流一般需要通过载流子的费米狄拉克分布对能量积分来计算或自洽迭代数值计算,为降低其复杂性,本文采用若干拟合参数,考虑镜像力... 肖特基势垒金属氧化物半导体场效应晶体管(Metal-Oxide-Semiconductor FieldEffect Transistor,MOSFET)的电流一般需要通过载流子的费米狄拉克分布对能量积分来计算或自洽迭代数值计算,为降低其复杂性,本文采用若干拟合参数,考虑镜像力势垒降低效应、偶极子势垒降低效应和小尺寸下量子化效应对肖特基势垒高度的影响,给出了环栅肖特基势垒MOSFET一种新的解析电流模型。所提出的电流模型与文献报道实验数据符合较好,验证了模型的正确性,对环栅肖特基势垒MOSFET器件以及电路设计提供了一定的参考价值. 展开更多
关键词 金属氧化物半导体场效应晶体管 解析电流模型 拟合 肖特基势垒 环栅
下载PDF
单壁碳纳米管作沟道的场效应晶体管输运特性理论研究 被引量:3
18
作者 刘兴辉 张俊松 +7 位作者 王绩伟 曾凡光 李新 敖强 王震 王振世 马迎 王瑞玉 《真空科学与技术学报》 EI CAS CSCD 北大核心 2012年第7期636-641,共6页
为研究以单壁碳纳米管(CNT)作沟道的场效应晶体管(FET)的输运特性,采用非平衡格林函数(NEGF)理论,构建了CNTFET的电子输运模型,该方法摒弃粗糙的连续体模型,可实现CNTFET输运性质与手性指数的直接对接。以(17,0)锯齿型管为例,数值计算了... 为研究以单壁碳纳米管(CNT)作沟道的场效应晶体管(FET)的输运特性,采用非平衡格林函数(NEGF)理论,构建了CNTFET的电子输运模型,该方法摒弃粗糙的连续体模型,可实现CNTFET输运性质与手性指数的直接对接。以(17,0)锯齿型管为例,数值计算了CNTFET输出特性、转移特性、跨导、亚阈值摆幅、开关态电流比等电学特性;在等效栅氧化层厚度相同的情况下,对比了采用不同栅介质材料时上述电学特性在数值上的差异,发现随栅介质介电常数的增加,漏感应势垒降低效应变得显著,这不但导致开态时从源注入到漏的电子浓度增加、电流增大,也导致关态电流增大,开关态的电流比减少。研究还发现在通常的栅源和漏源电压下,沟道中出现热电子。 展开更多
关键词 碳纳米管 场效应晶体管 环绕栅 漏感应势垒降低 热电子
下载PDF
双龙河挡潮闸调度方案与闸下河道冲刷效果 被引量:3
19
作者 梁慧迪 匡翠萍 +1 位作者 顾杰 赵旭特 《天津大学学报(自然科学与工程技术版)》 EI CSCD 北大核心 2016年第12期1282-1289,共8页
基于MIKE21 Flow Model建立双龙河口潮流、泥沙输运及河床演变数学模型,采用实测资料对数学模型进行了验证.通过对不同冲刷方式、开闸流量以及闸门调控过程的调度方案的模拟计算,研究闸门调度方案对闸下河道冲刷效果的影响,分析河道冲... 基于MIKE21 Flow Model建立双龙河口潮流、泥沙输运及河床演变数学模型,采用实测资料对数学模型进行了验证.通过对不同冲刷方式、开闸流量以及闸门调控过程的调度方案的模拟计算,研究闸门调度方案对闸下河道冲刷效果的影响,分析河道冲淤分布、河道冲刷总量和冲刷效率变化规律.研究结果表明:河道的冲刷总量与开闸流量成正相关,但受河道地形的控导作用,河道各段冲淤分布不均.采用大流量径流冲淤时,连续开闸方式可使河道冲刷效率更高;但采用小流量径流冲淤或纳潮冲淤时,非连续开闸方式可显著提高河道冲刷效率. 展开更多
关键词 河道冲刷 闸门调控 挡潮闸 双龙河
下载PDF
10 kV SiC LBD-MOSFET结构设计与特性研究 被引量:3
20
作者 文译 陈致宇 +3 位作者 邓小川 柏松 李轩 张波 《电子科技大学学报》 EI CAS CSCD 北大核心 2021年第4期520-526,共7页
针对SiC MOSFET体二极管双极退化效应,该文提出了一种集成低势垒二极管的10 kV SiC MOSFET器件新结构(LBD-MOSFET)。该结构通过在一侧基区上方注入N阱,降低了漏源间的电子势垒,从而在元胞中形成一个低势垒二极管(LBD)。当LBD-MOSFET在... 针对SiC MOSFET体二极管双极退化效应,该文提出了一种集成低势垒二极管的10 kV SiC MOSFET器件新结构(LBD-MOSFET)。该结构通过在一侧基区上方注入N阱,降低了漏源间的电子势垒,从而在元胞中形成一个低势垒二极管(LBD)。当LBD-MOSFET在第三象限工作时,低的电子势垒使LBD以更低的源漏电压开启,有效避免了体二极管开通所导致的双极退化效应。二维数值分析结果表明,SiC LBD-MOSFET的击穿电压达13.5 kV,第三象限开启电压仅为1.3 V,相比传统结构降低48%,可有效降低器件第三象限导通损耗。同时,由于LBD-MOSFET具有较小的栅漏交叠面积,其栅漏电容仅为1.0 pF/cm^(2),器件的高频优值为194 mΩ·pF,性能相比传统结构分别提升了81%和76%。因此,LBD-MOSFET适用于高频高可靠性电力电子系统。 展开更多
关键词 击穿电压 栅漏电容 低势垒 碳化硅 第三象限
下载PDF
上一页 1 2 4 下一页 到第
使用帮助 返回顶部