期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A pipelined architecture for normal I/O order FFT
1
作者 Xue LIU Feng YU Ze-ke WANG 《Journal of Zhejiang University-Science C(Computers and Electronics)》 SCIE EI 2011年第1期76-82,共7页
We present a novel pipelined fast Fourier transform (FFT) architecture which is capable of producing the output sequence in normal order.A single-path delay commutator processing element (SDC PE) has been proposed for... We present a novel pipelined fast Fourier transform (FFT) architecture which is capable of producing the output sequence in normal order.A single-path delay commutator processing element (SDC PE) has been proposed for the first time.It saves a complex adder compared with the typical radix-2 butterfly unit.The new pipelined architecture can be built using the proposed processing element.The proposed architecture can lead to 100% hardware utilization and 50% reduction in the overall number of adders required in the conventional pipelined FFT designs.In order to produce the output sequence in normal order,we also present a bit reverser,which can achieve a 50% reduction in memory usage. 展开更多
关键词 Fast Fourier transform (FFT) Single-path delay commutator (SDC) Pipelined FFT Bit reverser
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部