A novel temperature fluctuation synthesis/simultaneous densification process was developed for the preparation of Ti3SiC2 bulk ceramics. In this process. Si is used as an in-situ liquid forming phase and it is favorab...A novel temperature fluctuation synthesis/simultaneous densification process was developed for the preparation of Ti3SiC2 bulk ceramics. In this process. Si is used as an in-situ liquid forming phase and it is favorable for both the solid-liquid synthesis and the densification of Ti3SiC2 rainies. The present work demonstrated that the temperature fluctuation synthesis/simultaneous densification process is one of the most effective and simple methods for the preparation of Ti3SiC2 bulk materials providing relatively low synthesis temperature. short reaction time; and simultaneous synthesis and densification. This work also showed the capability to control the microstructure, e.g., the preferred orientation, of the bulk Ti3SiC2 materials simply by applying the hot pressing pressure at different Stages of the temperature fluctuation process. And textured Ti3SiC2 bulk materials with {002} faces of laminated Ti3SiC2 grains normal to the hot pressing axis were prepared.展开更多
The comprehensive understanding of the structure-dependent electrostatic discharge behaviors in a conventional diode-triggered silicon controlled rectifier (DTSCR) is presented in this paper. Combined with the devic...The comprehensive understanding of the structure-dependent electrostatic discharge behaviors in a conventional diode-triggered silicon controlled rectifier (DTSCR) is presented in this paper. Combined with the device simulation, a mathematical model is built to get a more in-depth insight into this phenomenon. The theoretical studies are verified by the transmission-line-pulsing (TLP) test results of the modified DTSCR structure, which is realized in a 65-nm complementary metal-oxide-semiconductor (CMOS) process. The detailed analysis of the physical mechanism is used to provide predictions as the DTSCR-based protection scheme is required. In addition, a method is also presented to achieve the tradeoff between the leakage and trigger voltage in DTSCR.展开更多
In order to reduce the latch-up risk of the traditional low-voltage-triggered silicon controlled rectifier(LVTSCR), a novel LVTSCR with embedded clamping diode(DC-LVTSCR) is proposed and verified in a 0.18-μm CMOS pr...In order to reduce the latch-up risk of the traditional low-voltage-triggered silicon controlled rectifier(LVTSCR), a novel LVTSCR with embedded clamping diode(DC-LVTSCR) is proposed and verified in a 0.18-μm CMOS process. By embedding a p+implant region into the drain of NMOS in the traditional LVTSCR, a reversed Zener diode is formed by the p+implant region and the n+bridge, which helps to improve the holding voltage and decrease the snapback region.The physical mechanisms of the LVTSCR and DC-LVTSCR are investigated in detail by transmission line pulse(TLP)tests and TCAD simulations. The TLP test results show that, compared with the traditional LVTSCR, the DC-LVTSCR exhibits a higher holding voltage of 6.2 V due to the embedded clamping diode. By further optimizing a key parameter of the DC-LVTSCR, the holding voltage can be effectively increased to 8.7 V. Therefore, the DC-LVTSCR is a promising ESD protection device for circuits with the operation voltage of 5.5–7 V.展开更多
To further research the response of the tearing mode(TM) to dynamic resonant magnetic perturbation(DRMP) on the J-TEXT tokamak, a modified series resonant inverter power supply(MSRIPS) with a function of discret...To further research the response of the tearing mode(TM) to dynamic resonant magnetic perturbation(DRMP) on the J-TEXT tokamak, a modified series resonant inverter power supply(MSRIPS) with a function of discrete variable frequency is designed for DRMP coils in this study. The MSRIPS is an AC–DC–AC converter, including a phase-controlled rectifier, an LC filter, an insulated gate bipolar transistor(IGBT) full bridge, a matching transformer, three resonant capacitors with different capacitance values, and three corresponding silicon controlled rectifier(SCR) switches. The function of discrete variable frequency is realized by switching over different resonant capacitors with corresponding SCR switches while matching the corresponding driving frequency of the IGBT full bridge. A detailed switching strategy of the SCR switch is put forward to obtain sinusoidal current waveform and realize current waveform smooth transition during frequency conversion. In addition, a resistor and thyristor bleeder is designed to protect the SCR switch from overvoltage. Manufacturing of the MSRIPS is completed, and the MSRIPS equipment can output current with an amplitude of 1.5 kA when its working frequency jumps among different frequencies. Moreover, the current waveform is sinusoidal and can smoothly transition during frequency conversion. Furthermore, the transition time when the current amplitude rises from zero to a steady state is less than 2 ms during frequency conversion. By using the MSRIPS, the expected discrete variable frequency DRMP is generated, and the phenomenon of the TM being locked to the discrete variable frequency DRMP is observed on the J-TEXT tokamak.展开更多
In order to improve the oxidation resistance of Ti Al alloy, silicide coatings were prepared by pack cementation method at 1273, 1323, and 1373 K for 1-3 hours. Scanning electron microscopy(SEM), energy dispersive s...In order to improve the oxidation resistance of Ti Al alloy, silicide coatings were prepared by pack cementation method at 1273, 1323, and 1373 K for 1-3 hours. Scanning electron microscopy(SEM), energy dispersive spectrometry(EDS) and X-ray diffraction(XRD) were employed to investigate the microstructures and phase constitutions of the coatings. The experimental results show that all silicon deposition coatings have multi-layer structure. The microstructure and composition of silicide coatings strongly depend on siliconizing temperatures. In order to investigate the rate controlling step of pack siliconizing on Ti Al alloy, coating growth kinetics was analyzed by measuring the mass gains per unit area of silicided samples as a function of time and temperature. The results showed that the rate controlling step was gas-phase diffusion step and the growth rate constant(k) ranged from 1.53 mg^2/(cm^4·h^2) to 2.3 mg^2/(cm^4·h^2). Activation energy(Q) for the process was calculated as 109 k J/mol, determined by Arrhenius' equation: k = k0 exp[–Q/(RT)].展开更多
A new type of plasma arc equipment with four functions including plasma arc welding, cutting, spraying and a surfacing process was designed and manufactured. To obtain good processing stability and multifunction integ...A new type of plasma arc equipment with four functions including plasma arc welding, cutting, spraying and a surfacing process was designed and manufactured. To obtain good processing stability and multifunction integration, a silicon controlled rectifier (SCR), and the programmable controller (PC) were introduced. The operation of this new machine shows that it has the advantage of simple circuit design, flexible control pattern, low fault rate and easy maintenance.展开更多
MPI(multishot pellet injector) was imported from Russia about ten years ago. During the year's operation in HL-1M, most electrical equipments were repaired. Since the components are non-standard, so it is difficult...MPI(multishot pellet injector) was imported from Russia about ten years ago. During the year's operation in HL-1M, most electrical equipments were repaired. Since the components are non-standard, so it is difficult to maintain. To fueling experiment meet the requirement of in HL-2A. The power supplies of fast valve and a programmable controller for shooting pellets were developed.展开更多
A diode-triggered silicon controlled rectifier (DTSCR) is being developed as an electrostatic discharge (ESD) pro- tection device for low voltage applications. However, DTSCR leaks high current during normal operation...A diode-triggered silicon controlled rectifier (DTSCR) is being developed as an electrostatic discharge (ESD) pro- tection device for low voltage applications. However, DTSCR leaks high current during normal operation due to the Darlington effect of the triggering-assist diode string. In this study, two types of diode string triggered SCRs are designed for low leakage consideration; the modified diode string and composite polysilicon diode string triggered SCRs (MDTSCR & PDTSCR). Com- pared with the conventional DTSCR (CDTSCR), the MDTSCR has a much lower substrate leakage current with a relatively large silicon cost, and the PDTSCR has a much lower substrate leakage current with similar area and shows good leakage performance at a high temperature. Other DTSCR ESD properties are also investigated, especially regarding their layout, triggering voltage and failure current.展开更多
A novel dual-directional silicon controlled rectifier(DDSCR) device with embedded PNP structure(DDSCR-PNP) is proposed for electrostatic discharge(ESD) protection, which has greatly reduced latch-up risk owing t...A novel dual-directional silicon controlled rectifier(DDSCR) device with embedded PNP structure(DDSCR-PNP) is proposed for electrostatic discharge(ESD) protection, which has greatly reduced latch-up risk owing to the improved holding voltage(V_h/. Firstly, the working mechanism of the DDSCR-PNP is analyzed. The theoretical analysis indicates that the proposed device possesses good voltage clamp ability due to the embedded PNP(PNP_2). Then, experimental devices are fabricated in a 0.35 m bipolar-CMOS-DMOS process and measured with a Barth 4002 transmission line pulse testing system. The results show that the V_h of DDSCR-PNP is much higher than that of the conventional DDSCR, and can be further increased by adjusting the P well width.However, the reduced leakage current(I_L/ of the DDSCR-PNP shows obvious fluctuations when the P well width is increased to more than 12 m. Finally, the factors influencing V_h and I_L are investigated by Sentaurus simulations. The results verify that the lateral PNP_2 helps to increase V_h and decrease I_L. When the P well width is further increased, the effect of the lateral PNP_2 is weakened, causing an increased I_L. The proposed DDSCR-PNP provides an effective and attractive ESD protection solution for high-voltage integrated circuits.展开更多
The turn-on speed of electrostatic discharge (ESD) protection devices is very important for the protection of the ultrathin gate oxide. A double trigger silicon controlled rectifier device (DTSCR) can be used effe...The turn-on speed of electrostatic discharge (ESD) protection devices is very important for the protection of the ultrathin gate oxide. A double trigger silicon controlled rectifier device (DTSCR) can be used effectively for ESD protection because it can turn on relatively quickly. The turn-on process of the DTSCR is first studied, and a formula for calculating the turn-on time of the DTSCR is derived. It is found that the turn-on time of the DTSCR is determined mainly by the base transit time of the parasitic p-n-p and n-p-n transistors. Using the variation lateral base doping (VLBD) structure can reduce the base transit time, and a novel DTSCR device with a VLBD structure (VLBD_DTSCR) is proposed for ESD protection applications. The static-state and turn-on characteristics of the VLBD DTSCR device are simulated. The simulation results show that the VLBD structure can introduce a built-in electric field in the base region of the parasitic n-p-n and p--n-p bipolar transistors to accelerate the transport of free-carriers through the base region. In the same process and layout area, the turn-on time of the VLBD DTSCR device is at least 27% less than that of the DTSCR device with the traditional uniform base doping under the same value of the trigger current.展开更多
The trigger voltage walkin effect has been investigated by designing two different laterally diffused metal-oxide-semiconductor (LDMOS) transistors with an embedded silicon controlled rectifier (SCR). By inserting...The trigger voltage walkin effect has been investigated by designing two different laterally diffused metal-oxide-semiconductor (LDMOS) transistors with an embedded silicon controlled rectifier (SCR). By inserting a P+ implant region along the outer and the inner boundary of the N+ region at the drain side of a conventional LDMOS transistor, we fabricate the LDMOS-SCR and the SCR-LDMOS devices with a different triggering order in a 0.5/zm bipolar-CMOS-DMOS process, respectively. First, we perform transmission line pulse (TLP) and DC-voltage degradation tests on the LDMOS-SCR. Results show that the trigger voltage walk-in effect can be attributed to the gate oxide trap generation and charge trapping. Then, we perform TLP tests on the SCR-LDMOS. Results indicate that the trigger voltage walk-in effect is remarkably reduced. In the SCR-LDMOS, the embedded SCR is triggered earlier than the LDMOS, and the ESD current is mainly discharged by the parasitic SCR structure. The electric potential between the drain and the gate decreases significantly after snapback, leading to decreased impact ionization rates and thus reduced trap generation and charge trapping. Finally, the above explanation of the different trigger voltage walk-in behavior in LDMOS-SCR and SCR-LDMOS devices is confirmed by TCAD simulation.展开更多
Electro-static discharge (ESD) is always a serious threat to integrated circuits. To achieve higher robustness and a smaller die area at the same time, a novel protection structure for the output pad is proposed. Th...Electro-static discharge (ESD) is always a serious threat to integrated circuits. To achieve higher robustness and a smaller die area at the same time, a novel protection structure for the output pad is proposed. The complementary SCR devices in this structure can protect not only the output under positive or negative stresses versus VDD or Vss, respectively, but also the power rails at the cost of almost no extra area. The robustness of the proposed structure is about three times higher than the conventional four-finger GGNMOS/GDPMOS structure in the same area condition.展开更多
This paper proposes to develop a data-driven via's depth estimator of the deep reactive ion etching process based on statistical identification of key variables.Several feature extraction algorithms are presented to ...This paper proposes to develop a data-driven via's depth estimator of the deep reactive ion etching process based on statistical identification of key variables.Several feature extraction algorithms are presented to reduce the high-dimensional data and effectively undertake the subsequent virtual metrology(VM) model building process.With the available on-line VM model,the model-based controller is hence readily applicable to improve the quality of a via's depth.Real operational data taken from a industrial manufacturing process are used to verify the effectiveness of the proposed method.The results demonstrate that the proposed method can decrease the MSE from 2.2×10^(-2) to 9×10^(-4) and has great potential in improving the existing DRIE process.展开更多
基金the National Outstanding YOung Scientist Foundation Under Grant !No.59925208 the National Natural Science Foundation of China
文摘A novel temperature fluctuation synthesis/simultaneous densification process was developed for the preparation of Ti3SiC2 bulk ceramics. In this process. Si is used as an in-situ liquid forming phase and it is favorable for both the solid-liquid synthesis and the densification of Ti3SiC2 rainies. The present work demonstrated that the temperature fluctuation synthesis/simultaneous densification process is one of the most effective and simple methods for the preparation of Ti3SiC2 bulk materials providing relatively low synthesis temperature. short reaction time; and simultaneous synthesis and densification. This work also showed the capability to control the microstructure, e.g., the preferred orientation, of the bulk Ti3SiC2 materials simply by applying the hot pressing pressure at different Stages of the temperature fluctuation process. And textured Ti3SiC2 bulk materials with {002} faces of laminated Ti3SiC2 grains normal to the hot pressing axis were prepared.
基金Project supported by the Beijing Municipal Natural Science Foundation,China(Grant No.4162030)the National Science and Technology Major Project of China(Grant No.2013ZX02303002)
文摘The comprehensive understanding of the structure-dependent electrostatic discharge behaviors in a conventional diode-triggered silicon controlled rectifier (DTSCR) is presented in this paper. Combined with the device simulation, a mathematical model is built to get a more in-depth insight into this phenomenon. The theoretical studies are verified by the transmission-line-pulsing (TLP) test results of the modified DTSCR structure, which is realized in a 65-nm complementary metal-oxide-semiconductor (CMOS) process. The detailed analysis of the physical mechanism is used to provide predictions as the DTSCR-based protection scheme is required. In addition, a method is also presented to achieve the tradeoff between the leakage and trigger voltage in DTSCR.
基金National Natural Science Foundation of China(Grant No.61504049)the China Postdoctoral Science Foundation(Grant No.2016M600361).
文摘In order to reduce the latch-up risk of the traditional low-voltage-triggered silicon controlled rectifier(LVTSCR), a novel LVTSCR with embedded clamping diode(DC-LVTSCR) is proposed and verified in a 0.18-μm CMOS process. By embedding a p+implant region into the drain of NMOS in the traditional LVTSCR, a reversed Zener diode is formed by the p+implant region and the n+bridge, which helps to improve the holding voltage and decrease the snapback region.The physical mechanisms of the LVTSCR and DC-LVTSCR are investigated in detail by transmission line pulse(TLP)tests and TCAD simulations. The TLP test results show that, compared with the traditional LVTSCR, the DC-LVTSCR exhibits a higher holding voltage of 6.2 V due to the embedded clamping diode. By further optimizing a key parameter of the DC-LVTSCR, the holding voltage can be effectively increased to 8.7 V. Therefore, the DC-LVTSCR is a promising ESD protection device for circuits with the operation voltage of 5.5–7 V.
基金supported by the National ITER Project Foundation of China(No.2014GB118000)National Natural Science Foundation of China(No.11405068)
文摘To further research the response of the tearing mode(TM) to dynamic resonant magnetic perturbation(DRMP) on the J-TEXT tokamak, a modified series resonant inverter power supply(MSRIPS) with a function of discrete variable frequency is designed for DRMP coils in this study. The MSRIPS is an AC–DC–AC converter, including a phase-controlled rectifier, an LC filter, an insulated gate bipolar transistor(IGBT) full bridge, a matching transformer, three resonant capacitors with different capacitance values, and three corresponding silicon controlled rectifier(SCR) switches. The function of discrete variable frequency is realized by switching over different resonant capacitors with corresponding SCR switches while matching the corresponding driving frequency of the IGBT full bridge. A detailed switching strategy of the SCR switch is put forward to obtain sinusoidal current waveform and realize current waveform smooth transition during frequency conversion. In addition, a resistor and thyristor bleeder is designed to protect the SCR switch from overvoltage. Manufacturing of the MSRIPS is completed, and the MSRIPS equipment can output current with an amplitude of 1.5 kA when its working frequency jumps among different frequencies. Moreover, the current waveform is sinusoidal and can smoothly transition during frequency conversion. Furthermore, the transition time when the current amplitude rises from zero to a steady state is less than 2 ms during frequency conversion. By using the MSRIPS, the expected discrete variable frequency DRMP is generated, and the phenomenon of the TM being locked to the discrete variable frequency DRMP is observed on the J-TEXT tokamak.
基金Funded by the Natural Science Program for Basic Research in Key Areas of Shaanxi Province(2014JZ012)
文摘In order to improve the oxidation resistance of Ti Al alloy, silicide coatings were prepared by pack cementation method at 1273, 1323, and 1373 K for 1-3 hours. Scanning electron microscopy(SEM), energy dispersive spectrometry(EDS) and X-ray diffraction(XRD) were employed to investigate the microstructures and phase constitutions of the coatings. The experimental results show that all silicon deposition coatings have multi-layer structure. The microstructure and composition of silicide coatings strongly depend on siliconizing temperatures. In order to investigate the rate controlling step of pack siliconizing on Ti Al alloy, coating growth kinetics was analyzed by measuring the mass gains per unit area of silicided samples as a function of time and temperature. The results showed that the rate controlling step was gas-phase diffusion step and the growth rate constant(k) ranged from 1.53 mg^2/(cm^4·h^2) to 2.3 mg^2/(cm^4·h^2). Activation energy(Q) for the process was calculated as 109 k J/mol, determined by Arrhenius' equation: k = k0 exp[–Q/(RT)].
文摘A new type of plasma arc equipment with four functions including plasma arc welding, cutting, spraying and a surfacing process was designed and manufactured. To obtain good processing stability and multifunction integration, a silicon controlled rectifier (SCR), and the programmable controller (PC) were introduced. The operation of this new machine shows that it has the advantage of simple circuit design, flexible control pattern, low fault rate and easy maintenance.
文摘MPI(multishot pellet injector) was imported from Russia about ten years ago. During the year's operation in HL-1M, most electrical equipments were repaired. Since the components are non-standard, so it is difficult to maintain. To fueling experiment meet the requirement of in HL-2A. The power supplies of fast valve and a programmable controller for shooting pellets were developed.
基金Project partially supported by the Zhejiang Provincial Nature Science Fund of China (Nos. Y107055 and Y1080546)the Semiconductor Manufacturing International Corp. (SMIC)
文摘A diode-triggered silicon controlled rectifier (DTSCR) is being developed as an electrostatic discharge (ESD) pro- tection device for low voltage applications. However, DTSCR leaks high current during normal operation due to the Darlington effect of the triggering-assist diode string. In this study, two types of diode string triggered SCRs are designed for low leakage consideration; the modified diode string and composite polysilicon diode string triggered SCRs (MDTSCR & PDTSCR). Com- pared with the conventional DTSCR (CDTSCR), the MDTSCR has a much lower substrate leakage current with a relatively large silicon cost, and the PDTSCR has a much lower substrate leakage current with similar area and shows good leakage performance at a high temperature. Other DTSCR ESD properties are also investigated, especially regarding their layout, triggering voltage and failure current.
基金supported by the Fundamental Research Funds for the Central Universities(No.JUSRP51323B)the Joint Innovation Project of Jiangsu Province(No.BY2013015-19)+2 种基金the Summit of the Six Top Talents Program of Jiangsu Province(No.DZXX-053)the Graduate Student Innovation Program for Universities of Jiangsu Province(Nos.KYLX_1119SJZZ_0148)
文摘A novel dual-directional silicon controlled rectifier(DDSCR) device with embedded PNP structure(DDSCR-PNP) is proposed for electrostatic discharge(ESD) protection, which has greatly reduced latch-up risk owing to the improved holding voltage(V_h/. Firstly, the working mechanism of the DDSCR-PNP is analyzed. The theoretical analysis indicates that the proposed device possesses good voltage clamp ability due to the embedded PNP(PNP_2). Then, experimental devices are fabricated in a 0.35 m bipolar-CMOS-DMOS process and measured with a Barth 4002 transmission line pulse testing system. The results show that the V_h of DDSCR-PNP is much higher than that of the conventional DDSCR, and can be further increased by adjusting the P well width.However, the reduced leakage current(I_L/ of the DDSCR-PNP shows obvious fluctuations when the P well width is increased to more than 12 m. Finally, the factors influencing V_h and I_L are investigated by Sentaurus simulations. The results verify that the lateral PNP_2 helps to increase V_h and decrease I_L. When the P well width is further increased, the effect of the lateral PNP_2 is weakened, causing an increased I_L. The proposed DDSCR-PNP provides an effective and attractive ESD protection solution for high-voltage integrated circuits.
基金Project supported by the Chinese Universities Scientific Fund(No.ZYGX2011J030)
文摘The turn-on speed of electrostatic discharge (ESD) protection devices is very important for the protection of the ultrathin gate oxide. A double trigger silicon controlled rectifier device (DTSCR) can be used effectively for ESD protection because it can turn on relatively quickly. The turn-on process of the DTSCR is first studied, and a formula for calculating the turn-on time of the DTSCR is derived. It is found that the turn-on time of the DTSCR is determined mainly by the base transit time of the parasitic p-n-p and n-p-n transistors. Using the variation lateral base doping (VLBD) structure can reduce the base transit time, and a novel DTSCR device with a VLBD structure (VLBD_DTSCR) is proposed for ESD protection applications. The static-state and turn-on characteristics of the VLBD DTSCR device are simulated. The simulation results show that the VLBD structure can introduce a built-in electric field in the base region of the parasitic n-p-n and p--n-p bipolar transistors to accelerate the transport of free-carriers through the base region. In the same process and layout area, the turn-on time of the VLBD DTSCR device is at least 27% less than that of the DTSCR device with the traditional uniform base doping under the same value of the trigger current.
基金Project supported by the National Natural Science Foundation of China(Nos.61171038,61150110485)the Natural Science Foundation of Jiangsu Province(No.BK20130156)+2 种基金the Fundamental Research Funds for the Central Universities(Nos.JUSRP51323B,JUDCF13032)the Summit of the Six Top Talents Program of Jiangsu Province(Nos.DZXX-053 and DZXX-027)the Graduate Student Innovation Program for Universities of Jiangsu Province(No.CXLX13_747)
文摘The trigger voltage walkin effect has been investigated by designing two different laterally diffused metal-oxide-semiconductor (LDMOS) transistors with an embedded silicon controlled rectifier (SCR). By inserting a P+ implant region along the outer and the inner boundary of the N+ region at the drain side of a conventional LDMOS transistor, we fabricate the LDMOS-SCR and the SCR-LDMOS devices with a different triggering order in a 0.5/zm bipolar-CMOS-DMOS process, respectively. First, we perform transmission line pulse (TLP) and DC-voltage degradation tests on the LDMOS-SCR. Results show that the trigger voltage walk-in effect can be attributed to the gate oxide trap generation and charge trapping. Then, we perform TLP tests on the SCR-LDMOS. Results indicate that the trigger voltage walk-in effect is remarkably reduced. In the SCR-LDMOS, the embedded SCR is triggered earlier than the LDMOS, and the ESD current is mainly discharged by the parasitic SCR structure. The electric potential between the drain and the gate decreases significantly after snapback, leading to decreased impact ionization rates and thus reduced trap generation and charge trapping. Finally, the above explanation of the different trigger voltage walk-in behavior in LDMOS-SCR and SCR-LDMOS devices is confirmed by TCAD simulation.
基金supported by the National Natural Science Foundation of China(No.61274027)
文摘Electro-static discharge (ESD) is always a serious threat to integrated circuits. To achieve higher robustness and a smaller die area at the same time, a novel protection structure for the output pad is proposed. The complementary SCR devices in this structure can protect not only the output under positive or negative stresses versus VDD or Vss, respectively, but also the power rails at the cost of almost no extra area. The robustness of the proposed structure is about three times higher than the conventional four-finger GGNMOS/GDPMOS structure in the same area condition.
基金supported by the National Natural Science Foundation of China(No.60904053)the Natural Science Foundation of Jiangsu(No. SBK201123307)the Priority Academic Program Development of Jiangsu Higher Education Institutions(PAPD)
文摘This paper proposes to develop a data-driven via's depth estimator of the deep reactive ion etching process based on statistical identification of key variables.Several feature extraction algorithms are presented to reduce the high-dimensional data and effectively undertake the subsequent virtual metrology(VM) model building process.With the available on-line VM model,the model-based controller is hence readily applicable to improve the quality of a via's depth.Real operational data taken from a industrial manufacturing process are used to verify the effectiveness of the proposed method.The results demonstrate that the proposed method can decrease the MSE from 2.2×10^(-2) to 9×10^(-4) and has great potential in improving the existing DRIE process.