期刊文献+
共找到8篇文章
< 1 >
每页显示 20 50 100
FPGA-based high resolution DPWM control circuit 被引量:6
1
作者 SONG Hu JIANG Naiti +1 位作者 HU Shanshan LI Hongtao 《Journal of Systems Engineering and Electronics》 SCIE EI CSCD 2018年第6期1136-1141,共6页
Two improved structures of high resolution digital pulse width modulator(DPWM) control circuit are proposed. Embedded digital clock manager(DCM) blocks and digital programmable delay circuits are employed as the basic... Two improved structures of high resolution digital pulse width modulator(DPWM) control circuit are proposed. Embedded digital clock manager(DCM) blocks and digital programmable delay circuits are employed as the basic resources to construct the field-programmable gate array(FPGA)-based DPWM implementations. Detailed schemes are illustrated and the circuits have been successfully implemented on the Artix-7 FPGA device developed by Xilinx. Experimental results show that when the basic clock operates at the frequency of 200 MHz, the resolutions of the two approaches can reach 625 ps and 500 ps, respectively. Besides,the presented schemes possess other merits including flexible resolution, strong versatility and relatively good stability. 展开更多
关键词 digital clock manager(DCM) digital programmable delay circuit digital pulse width modulator(DPWM)
下载PDF
集成定时器系统在医疗设备中的应用 被引量:1
2
作者 张谷敏 张伟 +2 位作者 尹晓峰 张康 李兴东 《中国医学装备》 2015年第12期64-66,共3页
目的:通过对集成定时器系统的研究,及其在医学工程领域中的一些应用,阐述集成定时器系统的优越性,进而体现其在未来领域中的应用价值。方法:以555时基集成电路定时器为核心芯片,外加电阻、电容可以组成性能稳定而精确的多谐振荡器、单... 目的:通过对集成定时器系统的研究,及其在医学工程领域中的一些应用,阐述集成定时器系统的优越性,进而体现其在未来领域中的应用价值。方法:以555时基集成电路定时器为核心芯片,外加电阻、电容可以组成性能稳定而精确的多谐振荡器、单稳态触发电路及施密特触发器等电路,来驱动负载等电器件工作。结果:以555时基集成电路为核心的集成定时器,运行稳定且精度较高,电源适用范围宽且耗能低。结论:基于集成定时器系统的延时电路结构简单,具有成本低、精度高等优点,其将在科技、军事及医疗等领域有更加广泛的应用前景。 展开更多
关键词 555时基集成电路 触发 延时器 芯片
下载PDF
皮秒级精度可编程数模混合CMOS方波延时器 被引量:1
3
作者 徐和根 张文丰 《电子学报》 EI CAS CSCD 北大核心 2012年第8期1676-1680,共5页
提出了一种基于数模混合CMOS电路的能实现皮秒级精度、线性化、延时时间、精度和范围可编程、能复制输入波形的小体积、低功耗、低成本及可单芯片化的方波延时器.分析了回路的工作原理,并利用Tanner EDA工具进行建模和仿真.结果表明采用... 提出了一种基于数模混合CMOS电路的能实现皮秒级精度、线性化、延时时间、精度和范围可编程、能复制输入波形的小体积、低功耗、低成本及可单芯片化的方波延时器.分析了回路的工作原理,并利用Tanner EDA工具进行建模和仿真.结果表明采用0.6μm数模混合CMOS工艺,通过8位延时控制和2位范围选择信号,可实现最高约20ps/LSB的延时分辨率和最大约28ns的延时范围. 展开更多
关键词 皮秒级精度 可编程 CMOS电路 方波延时器
下载PDF
八路抢先电路和双路延时器的设计
4
作者 谭尚毅 鲍兴 《武汉工程大学学报》 CAS 1993年第2期26-29,共4页
本文介绍一种八路抢先电路和双路延时器的设计与制作,特点是采用可控硅元件作为抢先电路的关键元件,可以无限制地增加抢先电路的分组数目,同时解决了抢先电路和555延时电路的抗扰性问题。
关键词 抢先电路 延时器 抗扰性
下载PDF
数字延时器AD9501的性能及其应用 被引量:3
5
作者 马艳喜 《电子元器件应用》 2002年第11期27-28,共2页
简要介绍AD9501数字可编程延时器的基本工作原理及应用实例。
关键词 AD9501 数字可编程延时器 集成电路 应用
下载PDF
数字化脉冲延时器
6
作者 黄玉梅 《电子测量技术》 北大核心 1996年第2期17-19,共3页
较详细介绍了数字化脉冲延时器的性能指标,工作原理及电路特点。还阐述了采用CL602六位多功能计数组合电路作为本机的定时单元概况。
关键词 数字化 延时器 CL602组合电路 定时单元
下载PDF
A Novel Design of Mechanical Switch for the High Overload Environment
7
作者 Yu Wang Chen Liu +1 位作者 Lei Wang Lihua Zhu 《Computers, Materials & Continua》 SCIE EI 2020年第10期419-432,共14页
The internal structure of the inertial measurement unit(IMU)in active state is easily damaged in the high overload environment.So that the IMU is usually required to be powered within the disappearance of the high ove... The internal structure of the inertial measurement unit(IMU)in active state is easily damaged in the high overload environment.So that the IMU is usually required to be powered within the disappearance of the high overload.In this paper,a mechanical switch is designed to enable the IMU based on the analysis of the impact of high overload on the power-supply circuit.In which,parameters of mechanical switch are determined through theoretical calculation and data analysis.The innovation of the proposed structure lies in that the mechanical switch is triggered through the high overload process and could provide a delay signal for the circuit.After all,the proposed switch is tested through mechanical simulation,impact test and practical test.The experimental results show that the designed mechanical switch can effectively and reliably provide the delay for the circuit and guarantee operation of the IMU under high overload. 展开更多
关键词 High overload environment mechanical switch power-supply circuit circuit delayed closing data analysis
下载PDF
A novel SOI-DTMOS structure from circuit performance considerations
8
作者 宋文斌 毕津顺 韩郑生 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第2期34-38,共5页
The performance of a partially depleted silicon-on-insulator (PDSO1) dynamic threshold MOSFET (DT- MOS) is degraded by the large body capacitance and body resistance. Increasing silicon film thickness can reduce t... The performance of a partially depleted silicon-on-insulator (PDSO1) dynamic threshold MOSFET (DT- MOS) is degraded by the large body capacitance and body resistance. Increasing silicon film thickness can reduce the body resistance greatly, but the body capacitance also increases significantly at the same time. To solve this problem, a novel SOl DTMOSFET structure (drain/source-on-local-insulator structure) is proposed. From ISE simulation, the improvement in delay, obtained by optimizing p-n junction depth and silicon film thickness, is very significant. At the same time, we find that the drive current increases significantly as the thickness of the silicon film increases. Furthermore, only one additional mask is needed to form the local SIMOX, and other fabrication processes are fully compatible with conventional CMOS/SOI technology. 展开更多
关键词 partially depleted silicon-on-insulator dynamic threshold MOSFET body capacitance body resistance silicon film thickness circuit delay
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部