ERT(electrical resistance tomography) is effective method for visualization of multiphase flows,offering some advantages of rapid response and low cost,so as to explore the transient hydrodynamics.Aiming at this targe...ERT(electrical resistance tomography) is effective method for visualization of multiphase flows,offering some advantages of rapid response and low cost,so as to explore the transient hydrodynamics.Aiming at this target,a fully programmable and reconfigurable FPGA(field programmable gate array)-based Compact PCI(peripheral component interconnect) bus linked sixteen-channel ERT system has been presented.The data acquisition system is carefully designed with function modules of signal generator module;Compact PCI transmission module and data processing module(including data sampling,filtering and demodulating).The processing module incorporates a powerful FPGA with Compact PCI bus for communication,and the measurement process management is conducted in FPGA.Image reconstruction algorithms with different speed and accuracy are also coded for this system.The system has been demonstrated in real time(1400 frames per second for 50 kHz excitation) with signal-noise-ratio above 62 dB and repeatability error below 0.7%.Static experiments have been conducted and the images manifested good resolution relative to the actual object distribution.The parallel ERT system has provided alternative experimental platform for the multiphase flow measurements by the dynamic experiments in terms of concentration and velocity.展开更多
A challenging task when applying high-order digital modulation schemes is the complexity of the detector. Particularly, the complexity of the optimal a posteriori probability (APP) detector increases exponentially w...A challenging task when applying high-order digital modulation schemes is the complexity of the detector. Particularly, the complexity of the optimal a posteriori probability (APP) detector increases exponentially with respect to the number of bits per data symbol. This statement is also true for the Max-Log-APP detector, which is a common simplification of the APP detector. Thus it is important to design new detection algorithms which combine a sufficient performance with low complexity. In this contribution, a detection algorithm for two- dimensional digital modulation schemes which cannot be split-up into real and imaginary parts (like phase shift keying and phase-shifted snperposition modulation (PSM)) is proposed with emphasis on PSM with equal power allocation. This algorithm exploits the relationship between Max-Log-APP detection and a Voronoi diagram to determine planar surfaces of the soft outputs over the entire range of detector input values. As opposed to state-of-the-art detectors based on Voronoi surfaces, a priori information is taken into account, enabling iterative processing. Since the algorithm achieves Max-Log-APP performance, even in the presence of a priori information, this implies a great potential for complexity reduction compared to the classical APP detection.展开更多
This paper proposes a combination technique of the frequency-domain random demodulation(FRD) and the broadband digital predistorter(DPD). This technique can linearize the power amplifiers(PAs) at a low sampling ...This paper proposes a combination technique of the frequency-domain random demodulation(FRD) and the broadband digital predistorter(DPD). This technique can linearize the power amplifiers(PAs) at a low sampling rate in the feedback loop. Based on the theory of compressed sensing(CS), the FRD method preprocesses the original signal using the frequency domain sampling signal with different stages through multiple parallel channels. Then the FRD method is applied to the broadband DPD system to restrict the sampling process in the feedback loop. The proposed technique is assessed using a 30 W Class-F wideband PA driven by a 20 MHz orthogonal frequency division multiplexing(OFDM) signal, and a 40 W Ga N Doherty PA driven by a 40 MHz 4-carrier long-term evolution(LTE) signal. The simulation and experimental results show that good linearization performance can be achieved at a lower sampling rate with about- 24 d Bc adjacent channel power ratio(ACPR) improvement by applying the proposed combination technique FRD-DPD. Furthermore, the performance of normalized mean square error(NMSE) and error vector magnitude(EVM) also has been much improved compared with the conventional technique.展开更多
Facing the body's EEG(electroencephalograph, 0.5–100 Hz, 5–100 μV) and ECG's(electrocardiogram,〈 100 Hz, 0.01–5 mV) micro signal detection requirement, this paper develops a pervasive application micro sign...Facing the body's EEG(electroencephalograph, 0.5–100 Hz, 5–100 μV) and ECG's(electrocardiogram,〈 100 Hz, 0.01–5 mV) micro signal detection requirement, this paper develops a pervasive application micro signal detection ASIC chip with the chopping modulation/demodulation method. The chopper-stabilization circuit with the RRL(ripple reduction loop) circuit is to suppress the ripple voltage, which locates at the single-stage amplifier's outputting terminal. The single-stage chopping core's noise has been suppressed too, and it is beneficial for suppressing noises of post-circuit. The chopping core circuit uses the PFB(positive feedback loop) to increase the inputting resistance, and the NFB(negative feedback loop) to stabilize the 40 dB intermediate frequency gain. The cascaded switch-capacitor sample/hold circuit has been used for deleting spike noises caused by non-ideal MOS switches, and the VGA/BPF(voltage gain amplifier/band pass filter) circuit is used to tune the chopper system's gain/bandwidth digitally. Assisted with the designed novel dry-electrode, the real test result of the chopping amplifying circuit gives some critical parameters: 8.1 μW/channel, 0.8 μVrms(@band-widthD100 Hz), 4216–11220 times digitally tuning gain range, etc. The data capture system uses the NI CO's data capturing DAQmx interface,and the captured micro EEG/ECG's waves are real-time displayed with the PC-Labview. The proposed chopper system is a unified EEG/ECG signal's detection instrument and has a critical real application value.展开更多
基金Supported by the National Natural Science Foundation of China (51176141)the Natural Science Foundation of Tianjin(11JCZDJC22500)
文摘ERT(electrical resistance tomography) is effective method for visualization of multiphase flows,offering some advantages of rapid response and low cost,so as to explore the transient hydrodynamics.Aiming at this target,a fully programmable and reconfigurable FPGA(field programmable gate array)-based Compact PCI(peripheral component interconnect) bus linked sixteen-channel ERT system has been presented.The data acquisition system is carefully designed with function modules of signal generator module;Compact PCI transmission module and data processing module(including data sampling,filtering and demodulating).The processing module incorporates a powerful FPGA with Compact PCI bus for communication,and the measurement process management is conducted in FPGA.Image reconstruction algorithms with different speed and accuracy are also coded for this system.The system has been demonstrated in real time(1400 frames per second for 50 kHz excitation) with signal-noise-ratio above 62 dB and repeatability error below 0.7%.Static experiments have been conducted and the images manifested good resolution relative to the actual object distribution.The parallel ERT system has provided alternative experimental platform for the multiphase flow measurements by the dynamic experiments in terms of concentration and velocity.
文摘A challenging task when applying high-order digital modulation schemes is the complexity of the detector. Particularly, the complexity of the optimal a posteriori probability (APP) detector increases exponentially with respect to the number of bits per data symbol. This statement is also true for the Max-Log-APP detector, which is a common simplification of the APP detector. Thus it is important to design new detection algorithms which combine a sufficient performance with low complexity. In this contribution, a detection algorithm for two- dimensional digital modulation schemes which cannot be split-up into real and imaginary parts (like phase shift keying and phase-shifted snperposition modulation (PSM)) is proposed with emphasis on PSM with equal power allocation. This algorithm exploits the relationship between Max-Log-APP detection and a Voronoi diagram to determine planar surfaces of the soft outputs over the entire range of detector input values. As opposed to state-of-the-art detectors based on Voronoi surfaces, a priori information is taken into account, enabling iterative processing. Since the algorithm achieves Max-Log-APP performance, even in the presence of a priori information, this implies a great potential for complexity reduction compared to the classical APP detection.
基金supported by the National Basic Research Program of China (2014CB339900)the National Hi-Tech Research and Development Program of China (2015AA016801)the National Natural Science Foundation of China (61327806)
文摘This paper proposes a combination technique of the frequency-domain random demodulation(FRD) and the broadband digital predistorter(DPD). This technique can linearize the power amplifiers(PAs) at a low sampling rate in the feedback loop. Based on the theory of compressed sensing(CS), the FRD method preprocesses the original signal using the frequency domain sampling signal with different stages through multiple parallel channels. Then the FRD method is applied to the broadband DPD system to restrict the sampling process in the feedback loop. The proposed technique is assessed using a 30 W Class-F wideband PA driven by a 20 MHz orthogonal frequency division multiplexing(OFDM) signal, and a 40 W Ga N Doherty PA driven by a 40 MHz 4-carrier long-term evolution(LTE) signal. The simulation and experimental results show that good linearization performance can be achieved at a lower sampling rate with about- 24 d Bc adjacent channel power ratio(ACPR) improvement by applying the proposed combination technique FRD-DPD. Furthermore, the performance of normalized mean square error(NMSE) and error vector magnitude(EVM) also has been much improved compared with the conventional technique.
基金Project supported by the National Natural Science Foundation of China(Nos.61527815,31500800,61501426,61471342)the National Key Basic Research Plan(No.2014CB744600)+1 种基金the Beijing Science and Technology Plan(No.Z141100000214002)the Chinese Academy of Sciences’Key Project(No.KJZD-EW-L11-2)
文摘Facing the body's EEG(electroencephalograph, 0.5–100 Hz, 5–100 μV) and ECG's(electrocardiogram,〈 100 Hz, 0.01–5 mV) micro signal detection requirement, this paper develops a pervasive application micro signal detection ASIC chip with the chopping modulation/demodulation method. The chopper-stabilization circuit with the RRL(ripple reduction loop) circuit is to suppress the ripple voltage, which locates at the single-stage amplifier's outputting terminal. The single-stage chopping core's noise has been suppressed too, and it is beneficial for suppressing noises of post-circuit. The chopping core circuit uses the PFB(positive feedback loop) to increase the inputting resistance, and the NFB(negative feedback loop) to stabilize the 40 dB intermediate frequency gain. The cascaded switch-capacitor sample/hold circuit has been used for deleting spike noises caused by non-ideal MOS switches, and the VGA/BPF(voltage gain amplifier/band pass filter) circuit is used to tune the chopper system's gain/bandwidth digitally. Assisted with the designed novel dry-electrode, the real test result of the chopping amplifying circuit gives some critical parameters: 8.1 μW/channel, 0.8 μVrms(@band-widthD100 Hz), 4216–11220 times digitally tuning gain range, etc. The data capture system uses the NI CO's data capturing DAQmx interface,and the captured micro EEG/ECG's waves are real-time displayed with the PC-Labview. The proposed chopper system is a unified EEG/ECG signal's detection instrument and has a critical real application value.