期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
FPGA-based high resolution DPWM control circuit 被引量:6
1
作者 SONG Hu JIANG Naiti +1 位作者 HU Shanshan LI Hongtao 《Journal of Systems Engineering and Electronics》 SCIE EI CSCD 2018年第6期1136-1141,共6页
Two improved structures of high resolution digital pulse width modulator(DPWM) control circuit are proposed. Embedded digital clock manager(DCM) blocks and digital programmable delay circuits are employed as the basic... Two improved structures of high resolution digital pulse width modulator(DPWM) control circuit are proposed. Embedded digital clock manager(DCM) blocks and digital programmable delay circuits are employed as the basic resources to construct the field-programmable gate array(FPGA)-based DPWM implementations. Detailed schemes are illustrated and the circuits have been successfully implemented on the Artix-7 FPGA device developed by Xilinx. Experimental results show that when the basic clock operates at the frequency of 200 MHz, the resolutions of the two approaches can reach 625 ps and 500 ps, respectively. Besides,the presented schemes possess other merits including flexible resolution, strong versatility and relatively good stability. 展开更多
关键词 digital clock manager(DCM) digital programmable delay circuit digital pulse width modulator(DPWM)
下载PDF
Integration and verification case of IP-core based system on chip design 被引量:3
2
作者 胡越黎 周谌 《Journal of Shanghai University(English Edition)》 CAS 2010年第5期349-353,共5页
In this paper, the design and verification process of an automobile-engine-fan control system on chip (SoC) are introduced. The SoC system, SHU-MV08, reuses four new intellectual property (IP) cores and the design... In this paper, the design and verification process of an automobile-engine-fan control system on chip (SoC) are introduced. The SoC system, SHU-MV08, reuses four new intellectual property (IP) cores and the design flow is accomplished with 0.35 btm chartered CMOS technology. Some special functions of IP cores, the detailed integration scheme of four IP cores, and the verification method of the entire SoC are presented. To settle the verification problems brought by analog IP cores, NanoSim based chip-level mixed-signal verification method is introduced. The verification time is greatly reduced and the first tape-out achieves success which proves the validity of our design. 展开更多
关键词 system on chip (SoC) intellectual property (IP)-core integration VERIFICATION pulse width modulation (PWM)- analog digital converter (ADC) linkage running
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部