期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
FPGA的静态功耗分析与降低技术 被引量:1
1
作者 曹正州 曹靓 《电子与封装》 2013年第1期26-29,共4页
FPGA已经被广泛用于实现大规模的数字电路和系统,随着CMOS工艺发展到深亚微米,芯片的静态功耗已成为关键挑战之一。文章首先对FPGA的结构和静态功耗在FPGA中的分布进行了介绍。接下来提出了晶体管的漏电流模型,并且重点对FPGA中漏电流... FPGA已经被广泛用于实现大规模的数字电路和系统,随着CMOS工艺发展到深亚微米,芯片的静态功耗已成为关键挑战之一。文章首先对FPGA的结构和静态功耗在FPGA中的分布进行了介绍。接下来提出了晶体管的漏电流模型,并且重点对FPGA中漏电流单元亚阈值漏电流和栅漏电流进行了详细的分析。最后根据FPGA的特点采用双阈值电压晶体管,关键路径上的晶体管采用低阈值电压栅的晶体管,非关键路径上的晶体管采用高阈值电压栅的晶体管,以此来降低芯片的静态功耗。 展开更多
关键词 FPGA 亚阈值漏电流 布线开关 双阈值电压
下载PDF
3G移动可视电话系统设计 被引量:2
2
作者 江磊 朱发楠 《电视技术》 北大核心 2011年第7期68-70,共3页
介绍了3G移动可视电话的设计架构模式,基于Window CE操作系统,结合VTApp、3G-324M协议栈、音视频设备驱动、RIL和双端口RAM等相关模块,实现了可视电话这一复杂的多媒体应用系统的运行,描述了相关模块的工作原理与设计思路,并通过对呼出... 介绍了3G移动可视电话的设计架构模式,基于Window CE操作系统,结合VTApp、3G-324M协议栈、音视频设备驱动、RIL和双端口RAM等相关模块,实现了可视电话这一复杂的多媒体应用系统的运行,描述了相关模块的工作原理与设计思路,并通过对呼出流程图加以介绍的方式,对可视电话系统的运行流程加以阐述。 展开更多
关键词 可视电话系统 vt App 3G-324M协议栈 RIL 双端口RAM
下载PDF
A dual V_t disturb-free subthreshold SRAM with write-assist and read isolation
3
作者 Vipul Bhatnagar Pradeep Kumar +1 位作者 Neeta Pandey Sujata Pandey 《Journal of Semiconductors》 EI CAS CSCD 2018年第2期63-73,共11页
This paper presents a new dual V_t 8 T SRAM cell having single bit-line read and write, in addition to Write Assist and Read Isolation(WARI). Also a faster write back scheme is proposed for the half selected cells. ... This paper presents a new dual V_t 8 T SRAM cell having single bit-line read and write, in addition to Write Assist and Read Isolation(WARI). Also a faster write back scheme is proposed for the half selected cells. A high V_t device is used for interrupting the supply to one of the inverters for weakening the feedback loop for assisted write. The proposed cell provides an improved read static noise margin(RSNM) due to the bit-line isolation during the read. Static noise margins for data read(RSNM), write(WSNM), read delay, write delay, data retention voltage(DRV), leakage and average powers have been calculated. The proposed cell was found to operate properly at a supply voltage as small as 0.41 V. A new write back scheme has been suggested for half-selected cells,which uses a single NMOS access device and provides reduced delay, pulse timing hardware requirements and power consumption. The proposed new WARI 8 T cell shows better performance in terms of easier write, improved read noise margin, reduced leakage power, and less delay as compared to the existing schemes that have been available so far. It was also observed that with proper adjustment of the cell ratio the supply voltage can further be reduced to 0.2 V. 展开更多
关键词 dual vt disturb free write assist read isolation half selected cells
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部