期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 5 Gb/s CMOS adaptive equalizer for serial link 被引量:1
1
作者 Hongbing Wu Jingyu Wang Hongxia Liu 《Journal of Semiconductors》 EI CAS CSCD 2018年第4期66-71,共6页
A 5 Gb/s adaptive equalizer with a new adaptation scheme is presented here by using 0.13μm CMOS process. The circuit consists of the combination of equalizer amplifier, limiter amplifier and adaptation loop. The adap... A 5 Gb/s adaptive equalizer with a new adaptation scheme is presented here by using 0.13μm CMOS process. The circuit consists of the combination of equalizer amplifier, limiter amplifier and adaptation loop. The adaptive algorithm exploits both the low frequency gain loop and the equalizer loop to minimize the inter-symbol interference (ISI) for a variety of cable characteristics. In addition, an offset cancellation loop is used to alleviate the offset influence of the signal path. The adaptive equalizer core occupies an area of 0.3567 mm2 and consumes a power consumption of 81.7 mW with 1.8 V power supply. Experiment results demonstrate that the equalizer could compensate for a designed cable loss with 0.23 UI peak-to-peak jitter. 展开更多
关键词 adaptation algorithm equalizer amplifier variable gain amplifier limiter amplifier
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部