This paper investigates the design of digital Sigma-Delta Modulator (SDM) for fractional-N frequency synthesizer. Characteristics of SDMs are compared through theory analysis and simulation. The curve of maximum-loop-...This paper investigates the design of digital Sigma-Delta Modulator (SDM) for fractional-N frequency synthesizer. Characteristics of SDMs are compared through theory analysis and simulation. The curve of maximum-loop-bandwidth vs. maximum-phase-noise is suggested to be a new criterion to the performance of SDM,which greatly helps designers to select an appropriate SDM structure to meet their real application requirements and to reduce the cost as low as possible. A low-spur 3-order Mul-tistage Noise Shaping (MASH)-1-1-1 SDM using three 2-bit first-order cascaded modulators is proposed,which balances the requirements of tone-free and maximum operation frequency.展开更多
A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented. The self-calibration technique is employed to acquire wide lock range,low jitter, and fast acquisition. The DPLL works...A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented. The self-calibration technique is employed to acquire wide lock range,low jitter, and fast acquisition. The DPLL works from 60 to 600MHz at a supply voltage of 1.8V. It also features a fraetional-N synthesizer with digital 2nd-order sigma-delta noise shaping, which can achieve a short lock time,a high frequency resolution,and an improved phase-noise spectrum. The DPLL has been implemented in SMIC 0. 18μm 1.8V 1P6M CMOS technology. The peak-to-peak jitter is less than 0. 8% of the output clock period and the lock time is less than 150 times of the reference clock period after the pre-divider.展开更多
为了抑制机车四象限脉冲整流器在网侧产生的高频谐波,防止车网发生高次谐波共振,提出一种基于二阶广义积分器锁相环SOGI-PLL(second-order generalized integral phase-locked loop)载波移相控制策略。将锁相环输出的电网相位作为同步...为了抑制机车四象限脉冲整流器在网侧产生的高频谐波,防止车网发生高次谐波共振,提出一种基于二阶广义积分器锁相环SOGI-PLL(second-order generalized integral phase-locked loop)载波移相控制策略。将锁相环输出的电网相位作为同步基准信号,针对网压频率异常波动,快速同步校正PWM载波周期,保证了各单元之间移相角的准确性,获得最优谐波对消效果。同时,该策略对电网谐波和幅值异常跳变不敏感,具有良好的抗干扰性和自适应性。最后通过半实物仿真和地面联调试验,验证了该策略的可行性和对谐波抑制的有效性。展开更多
同步参考坐标系锁相环是高压直流(high voltage direct current,HVDC)同步触发控制系统中广泛应用的一种窄带宽锁相环,在交流系统故障引起相位跳变情况下,其动态响应缓慢。为增大锁相环的带宽,一种滑动平均滤波器(moving average filter...同步参考坐标系锁相环是高压直流(high voltage direct current,HVDC)同步触发控制系统中广泛应用的一种窄带宽锁相环,在交流系统故障引起相位跳变情况下,其动态响应缓慢。为增大锁相环的带宽,一种滑动平均滤波器(moving average filter,MAF)被前置于锁相环路,然而MAF本身存在响应延迟,制约了锁相环的同步速度。为了缓解响应延迟问题,文中提出一种考虑MAF延时和前馈补偿的HVDC快速锁相环。首先,利用MAF线性暂态特征预测相位变化,并分别针对故障接入和切除引起的相位跳变问题提出不同的补偿策略;接着,利用不变性原理对锁相环路进行前馈补偿,在负反馈控制和前馈补偿共同构成的复合校正控制系统的作用下,锁相环能够在较小PI参数下实现快速响应;最后,将所提快速锁相环在CIGRE HVDC标准模型和三峡—上海直流工程模型中进行仿真验证。结果表明,该快速锁相环能够有效缓解滤波器响应延迟的制约,缩短失锁时间,进而提高高压直流逆变侧抵御换相失败的能力。展开更多
基金the National Natural Science Foundation of China (No. 60025101, No.90207001, and No. 90307016).
文摘This paper investigates the design of digital Sigma-Delta Modulator (SDM) for fractional-N frequency synthesizer. Characteristics of SDMs are compared through theory analysis and simulation. The curve of maximum-loop-bandwidth vs. maximum-phase-noise is suggested to be a new criterion to the performance of SDM,which greatly helps designers to select an appropriate SDM structure to meet their real application requirements and to reduce the cost as low as possible. A low-spur 3-order Mul-tistage Noise Shaping (MASH)-1-1-1 SDM using three 2-bit first-order cascaded modulators is proposed,which balances the requirements of tone-free and maximum operation frequency.
文摘A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector is presented. The self-calibration technique is employed to acquire wide lock range,low jitter, and fast acquisition. The DPLL works from 60 to 600MHz at a supply voltage of 1.8V. It also features a fraetional-N synthesizer with digital 2nd-order sigma-delta noise shaping, which can achieve a short lock time,a high frequency resolution,and an improved phase-noise spectrum. The DPLL has been implemented in SMIC 0. 18μm 1.8V 1P6M CMOS technology. The peak-to-peak jitter is less than 0. 8% of the output clock period and the lock time is less than 150 times of the reference clock period after the pre-divider.
文摘为了抑制机车四象限脉冲整流器在网侧产生的高频谐波,防止车网发生高次谐波共振,提出一种基于二阶广义积分器锁相环SOGI-PLL(second-order generalized integral phase-locked loop)载波移相控制策略。将锁相环输出的电网相位作为同步基准信号,针对网压频率异常波动,快速同步校正PWM载波周期,保证了各单元之间移相角的准确性,获得最优谐波对消效果。同时,该策略对电网谐波和幅值异常跳变不敏感,具有良好的抗干扰性和自适应性。最后通过半实物仿真和地面联调试验,验证了该策略的可行性和对谐波抑制的有效性。
文摘同步参考坐标系锁相环是高压直流(high voltage direct current,HVDC)同步触发控制系统中广泛应用的一种窄带宽锁相环,在交流系统故障引起相位跳变情况下,其动态响应缓慢。为增大锁相环的带宽,一种滑动平均滤波器(moving average filter,MAF)被前置于锁相环路,然而MAF本身存在响应延迟,制约了锁相环的同步速度。为了缓解响应延迟问题,文中提出一种考虑MAF延时和前馈补偿的HVDC快速锁相环。首先,利用MAF线性暂态特征预测相位变化,并分别针对故障接入和切除引起的相位跳变问题提出不同的补偿策略;接着,利用不变性原理对锁相环路进行前馈补偿,在负反馈控制和前馈补偿共同构成的复合校正控制系统的作用下,锁相环能够在较小PI参数下实现快速响应;最后,将所提快速锁相环在CIGRE HVDC标准模型和三峡—上海直流工程模型中进行仿真验证。结果表明,该快速锁相环能够有效缓解滤波器响应延迟的制约,缩短失锁时间,进而提高高压直流逆变侧抵御换相失败的能力。