期刊文献+
共找到116篇文章
< 1 2 6 >
每页显示 20 50 100
STUDY ON THE RELATION BETWEEN STRUCTURE AND HOT CARRIER EFFECT IMMUNITY FOR DEEP SUB-MICRON GROOVED GATE NMOSFET's
1
作者 Ren Hongxia Zhang Xiaoju Hao Yue Xu Donggang(Microelectronics Institute, Xidian University, Xi’an 710071) 《Journal of Electronics(China)》 2003年第3期202-208,共7页
Grooved gate structure Metal-Oxide-Semiconductor (MOS) device is consideredas the most promising candidate used in deep and super-deep sub-micron region, for it cansuppress hot carrier effect and short channel effect ... Grooved gate structure Metal-Oxide-Semiconductor (MOS) device is consideredas the most promising candidate used in deep and super-deep sub-micron region, for it cansuppress hot carrier effect and short channel effect deeply. Based on the hydrodynamic energytransport model, using two-dimensional device simulator Medici, the relation between structureparameters and hot carrier effect immunity for deep-sub-micron N-channel MOSFET's is studiedand compared with that of counterpart conventional planar device in this paper. The examinedstructure parameters include negative junction depth, concave corner and effective channel length.Simulation results show that grooved gate device can suppress hot carrier effect deeply even indeep sub-micron region. The studies also indicate that hot carrier effect is strongly influencedby the concave corner and channel length for grooved gate device. With the increase of concavecorner, the hot carrier effect in grooved gate MOSFET decreases sharply, and with the reducingof effective channel length, the hot carrier effect becomes large. 展开更多
关键词 热载流子效应 金属氧化物半导体 结构参数 场效应晶体管
下载PDF
Switchable PLL Frequency Synthesizer andHot Carrier Effects
2
作者 Yang Liu Ashok Srivastava Yao Xu 《Circuits and Systems》 2011年第1期45-52,共8页
In this paper, a new strategy of switchable CMOS phase-locked loop frequency synthesizer is proposed to increase its tuning range. The switchable PLL which integrates two phase-locked loops with different tuning frequ... In this paper, a new strategy of switchable CMOS phase-locked loop frequency synthesizer is proposed to increase its tuning range. The switchable PLL which integrates two phase-locked loops with different tuning frequencies are designed and fabricated in 0.5 μm n-well CMOS process. Cadence/Spectre simulations show that the frequency range of the switchable phased-locked loop is between 320 MHz to 1.15 GHz. The experimental results show that the RMS jitter of the phase-locked loop changes from 26 ps to 123 ps as output frequency varies. For 700 MHz carrier frequency, the phase noise of the phase-locked loop reaches as low as ?81 dBc/Hz at 10 kHz offset frequency and ?104 dBc/Hz at 1 MHz offset frequency. A device degradation model due to hot carrier effects has been used to analyze the jitter and phase noise performance in an open loop voltage-controlled oscillator. The oscillation frequency of the voltage-controlled oscillator decreases by approximately 100 to 200 MHz versus the bias voltage and the RMS jitter increases by 40 ps under different phase-locked loop output frequencies after 4 hours of stress time. 展开更多
关键词 CMOS Phase-Locked LOOP Voltage-Controlled OSCILLATOR hot carrier effects JITTER Phase Noise
下载PDF
Suppressing the hot carrier injection degradation rate in total ionizing dose effect hardened nMOSFETs 被引量:1
3
作者 陈建军 陈书明 +3 位作者 梁斌 何益百 池雅庆 邓科峰 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第11期346-352,共7页
Annular gate nMOSFETs are frequently used in spaceborne integrated circuits due to their intrinsic good capability of resisting total ionizing dose (TID) effect. However, their capability of resisting the hot carrie... Annular gate nMOSFETs are frequently used in spaceborne integrated circuits due to their intrinsic good capability of resisting total ionizing dose (TID) effect. However, their capability of resisting the hot carrier effect (HCE) has also been proven to be very weak. In this paper, the reason why the annular gate nMOSFETs have good TID but bad HCE resistance is discussed in detail, and an improved design to locate the source contacts only along one side of the annular gate is used to weaken the HCE degradation. The good TID and HCE hardened capability of the design are verified by the experiments for I/O and core nMOSFETs in a 0.18 μm bulk CMOS technology. In addition, the shortcoming of this design is also discussed and the TID and the HCE characteristics of the replacers (the annular source nMOSFETs) are also studied to provide a possible alternative for the designers. 展开更多
关键词 annular gate nMOSFETs total ionizing dose effect hot carrier effect annular sourcenMOSFETs
下载PDF
Hot carrier effects of SOI NMOS
4
作者 陈建军 陈书明 +3 位作者 梁斌 刘必慰 刘征 滕浙乾 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第7期36-40,共5页
Hot carrier effect(HCE) is studied on annular NMOS and two-edged NMOS such as H-shape gate NMOS, T-shape gate NMOS and common two-edged NMOS.Based on the chemical reaction equation of HCE degradation and a geometry ... Hot carrier effect(HCE) is studied on annular NMOS and two-edged NMOS such as H-shape gate NMOS, T-shape gate NMOS and common two-edged NMOS.Based on the chemical reaction equation of HCE degradation and a geometry dependent reaction diffusion equation,a HCE degradation model for annular NMOS and two-edged NMOS is proposed.According to this model,we conclude that the time exponent of the threshold voltage degradation depends on the configuration of the gate,and annular NMOS has more serious HCE degradation than two-edged NMOS.The design,fabrication and HCE experiments of these NMOS in a 0.5-μm PD SOI process verify the correctness of the conclusion. 展开更多
关键词 annular NMOS two-edged NMOS hot carrier effects reaction diffusion model
原文传递
Effect of Hot Carrier on Amplitude Modulation and Demodulation of Gaussian High Power Helicon Wave in Homogeneous Longitudinally Magnetized Strain Dependent Dielectric Material
5
作者 Shivani Saxena Sanjay Dixit Sanjay Srivastava 《Open Journal of Acoustics》 2015年第4期139-152,共14页
In the present communication, the hydrodynamic model is used to investigate the amplitude modulation as well as demodulation of an electromagnetic wave of high power helicon pump wave into another helicon wave in stra... In the present communication, the hydrodynamic model is used to investigate the amplitude modulation as well as demodulation of an electromagnetic wave of high power helicon pump wave into another helicon wave in strain dependent dielectric material incorporating carrier heating (CH) effects. The consideration of CH in modulation and demodulation is prime importance for the adding of new dimension in analysis of amplification of acoustic helicon wave. By using the dispersion relation, threshold pump electric filed and growth rate of unstable mode from the modulation and demodulation of the high power helicon wave well above from the threshold value will be discussed in the present analysis. The numerical analysis is applied to a strain dependent dielectric material, BaTiO3 at room temperature and irradiated with high power helicon wave of frequency 1.78 × 1014 Hz. This material is very sensitive to the pump intensities, therefore during studies, Gaussian shape of the helicon pump wave is considered during the propagation in stain dependent dielectric material and opto-acoustic wave in the form of Gaussian profile (ω0,κ0) is induced longitudinally along the crystallographic plane of BaTiO3. Its variation is caused by the available magnetic field (ωc), interaction length (z) and pulsed duration of interaction (τ). From the analysis of numerical results, the incorporation of CH effect can effectively modify the magnitude of modulation or demodulation of the amplitude of high power helicon laser wave through diffusion process. Not only the amplitude modulation and demodulation of the wave, the diffusion of the CH effectively modifies the growth rate of unstable mode of frequency in BaTiO3. The propagation of the threshold electric field shows the sinusoidal or complete Gaussian profile, whereas this profile is found to be completely lost in growth of unstable mode. It has also been seen that the growth rate is observed to be of the order of 108 - 1010 s-1 but from diffusion of carrier heating, and that its order is enhanced from 1010 - 1012 s-1 with the variation of the magnetized frequency from 1 to 2.5 × 1014 Hz. 展开更多
关键词 Amplitude/Frequency Modulation High Power Laser WAVE hot carrier effect Plasma effect in STRAIN DEPENDENT Dielectric Material
下载PDF
Effective Channel Length Degradation under Hot-Carrier Stressing
6
作者 Anucha Ruangphanit Kunagone Kiddee +2 位作者 Rangson Muanghlua Surasak Niemcharoen Ampom Poyai 《Computer Technology and Application》 2011年第11期926-929,共4页
关键词 通道长度 热载流子 金属氧化物半导体场效应晶体管 渠道 降解 时间压力 最大坡度 面积测量
下载PDF
Hot carrier degradation and a new lifetime prediction model in ultra-deep sub-micron pMOSFET
7
作者 雷晓艺 刘红侠 +4 位作者 张凯 张月 郑雪峰 马晓华 郝跃 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第4期434-437,共4页
The hot carrier effect (HCE) of an ultra-deep sub-micron p-channel metal–oxide semiconductor field-effect transistor (pMOSFET) is investigated in this paper. Experiments indicate that the generation of positively... The hot carrier effect (HCE) of an ultra-deep sub-micron p-channel metal–oxide semiconductor field-effect transistor (pMOSFET) is investigated in this paper. Experiments indicate that the generation of positively charged interface states is the predominant mechanism in the case of the ultra-deep sub-micron pMOSFET. The relation of the pMOSFET hot carrier degradation to stress time (t), channel width (W ), channel length (L), and stress voltage (Vd ) is then discussed. Based on the relation, a lifetime prediction model is proposed, which can predict the lifetime of the ultra-deep sub-micron pMOSFET accurately and reflect the influence of the factors on hot carrier degradation directly. 展开更多
关键词 PMOSFETS hot carrier effect (HCE) DEGRADATION lifetime modeling
下载PDF
A STUDY ON HOT-CARRIER-INDUCED GATE OXIDE BREAKDOWN IN PARTIALLY DEPLETED SIMOX MOSFET'S
8
作者 Liu Hongxia Hao Yue Zhu Jiangang (Microelectronics Institute, Xidian University, Xi’an 710071) 《Journal of Electronics(China)》 2002年第1期50-56,共7页
The hot-carrier-induced oxide regions in the front and back interfaces are systematically studied for partially depleted SOI MOSFET's. The gate oxide properties are investigated for channel hot-carrier effects. Th... The hot-carrier-induced oxide regions in the front and back interfaces are systematically studied for partially depleted SOI MOSFET's. The gate oxide properties are investigated for channel hot-carrier effects. The hot-carrier-induced device degradations are analyzed using stress experiments with three typical hot-carrier injection, i.e., the maximum gate current, maximum substrate current and parasitic bipolar transistor action. Experiments show that PMOSFET's degradation is caused by hot carriers injected into the drain side of the gate oxide and the types of trapped hot carrier depend on the bias conditions, and NMOSFET's degradation is caused by hot holes. This paper reports for the first time that the electric characteristics of NMOSFET's and PMOSFET's are significantly different after the gate oxide breakdown, and an extensive discussion of the experimental findings is provided. 展开更多
关键词 热载流子效应 器件寿命 SOI MOSFET SIMOX
下载PDF
不同宽长比的柔性LTPS TFT的电应力可靠性
9
作者 张之壤 朱慧 +3 位作者 刘行 张轶群 徐朝 郑文轩 《半导体技术》 CAS 北大核心 2024年第6期589-595,共7页
为了研究不同宽长比的柔性低温多晶硅薄膜晶体管(LTPS TFT)的电应力可靠性,测试了器件的I-V特性,以表征器件在强电场直流应力下由于自热效应和热载流子效应带来的电学性能退化。通过瞬态电流法表征了器件在强电场直流应力下的时间常数谱... 为了研究不同宽长比的柔性低温多晶硅薄膜晶体管(LTPS TFT)的电应力可靠性,测试了器件的I-V特性,以表征器件在强电场直流应力下由于自热效应和热载流子效应带来的电学性能退化。通过瞬态电流法表征了器件在强电场直流应力下的时间常数谱,并对其产生的新陷阱进行定位,分析了产生陷阱的内在机理。结果表明,在相同的强电场直流应力下宽长比为3/2.5的器件,其电学参数变化最大,自热效应以及热载流子效应带来的影响也最大。自热效应导致器件性能退化的主要原因是较大的栅源电压导致Si/SiO2界面处和栅氧化层中的陷阱增多,而热载流子效应导致器件性能退化的主要原因则是由于较大的漏源电压使得漏极晶界陷阱态密度急剧升高。 展开更多
关键词 柔性低温多晶硅薄膜晶体管(LTPS TFT) 自热效应 热载流子效应 瞬态电流 强电场直流应力
下载PDF
叠层SOI MOSFET不同背栅偏压下的热载流子效应
10
作者 汪子寒 常永伟 +3 位作者 高远 董晨华 魏星 薛忠营 《半导体技术》 CAS 北大核心 2023年第8期665-669,675,共6页
叠层绝缘体上硅(SOI)器件通过调节背栅偏压来补偿辐照导致的阈值电压退化,对于长期工作在辐射环境中的叠层SOI器件,热载流子效应也是影响其可靠性的重要因素。因此,采用加速老化的方法研究了叠层SOI NMOSFET在不同背栅偏压下的热载流子... 叠层绝缘体上硅(SOI)器件通过调节背栅偏压来补偿辐照导致的阈值电压退化,对于长期工作在辐射环境中的叠层SOI器件,热载流子效应也是影响其可靠性的重要因素。因此,采用加速老化的方法研究了叠层SOI NMOSFET在不同背栅偏压下的热载流子效应。实验结果表明,在负背栅偏压下有更大的碰撞电离,而电应力后阈值电压的退化却随着背栅偏压的减小而减小。通过二维TCAD仿真进一步分析了不同背栅偏压下的热载流子退化机制,仿真结果表明,背栅偏压在改变碰撞电离率的同时也改变了热电子的注入位置,正背栅偏压下会有更多的热电子注入到离前栅中心近的区域,而在负背栅偏压下则是注入到离前栅中心远的区域,从而导致正背栅偏压下的阈值电压退化更严重。 展开更多
关键词 叠层绝缘体上硅(SOI) 热载流子效应 背栅偏压 TCAD仿真 界面陷阱电荷
下载PDF
Total dose irradiation and hot-carrier effects of sub-micro NMOSFETs 被引量:2
11
作者 崔江维 薛耀国 +3 位作者 余学峰 任迪远 卢健 张兴尧 《Journal of Semiconductors》 EI CAS CSCD 2012年第1期64-67,共4页
Total dose irradiation and the hot-carrier effects of sub-micro NMOSFETs are studied. The results show that the manifestations of damage caused by these two effects are quite different, though the principles of damage... Total dose irradiation and the hot-carrier effects of sub-micro NMOSFETs are studied. The results show that the manifestations of damage caused by these two effects are quite different, though the principles of damage formation are somewhat similar. For the total dose irradiation effect, the most notable damage lies in the great increase of the off-state leakage current. As to the hot-carrier effect, most changes come from the decrease of the output characteristics curves as well as the decrease of trans-conductance. It is considered that the oxide-trapped and interface-trapped charges related to STI increase the current during irradiation, while the negative charges generated in the gate oxide, as well as the interface-trapped charges at the gate interface, cause the degradation of the hot-carrier effect. Different aspects should be considered when the device is generally hardened against these two effects. 展开更多
关键词 sub-micro total dose irradiation hot-carrier effect
原文传递
Continuous analyticⅠ-Ⅴmodel for GS DG MOSFETs including hot-carrier degradation effects 被引量:4
12
作者 Toufik Bentrcia Faycal Djeffal Abdel Hamid Benhaya 《Journal of Semiconductors》 EI CAS CSCD 2012年第1期41-46,共6页
We have studied the influence of hot-carrier degradation effects on the drain current of a gate-stack double-gate (GS DG) MOSFET device. Our analysis is carried out by using an accurate continuous current-voltage (... We have studied the influence of hot-carrier degradation effects on the drain current of a gate-stack double-gate (GS DG) MOSFET device. Our analysis is carried out by using an accurate continuous current-voltage (I-V) model, derived based on both Poisson's and continuity equations without the need of charge-sheet approxi- mation. The developed model offers the possibility to describe the entire range of different regions (subthreshold, linear and saturation) through a unique continuous expression. Therefore, the proposed approach can bring consid- erable enhancement at the level of multi-gate compact modeling including hot-carrier degradation effects. 展开更多
关键词 GS DG MOSFET hot-carriers degradation effects compact modeling piece-wise models
原文传递
JLNT-FET和IMNT-FET中传导机制对电热特性影响研究
13
作者 刘先婷 刘伟景 李清华 《微电子学》 CAS 北大核心 2023年第5期910-916,共7页
无结纳米管场效应晶体管(JLNT-FET)和反转模式纳米管场效应晶体管(IMNT-FET)因具有较好的驱动能力和对短沟道效应(SCE)卓越的抑制能力而被关注,自热效应(SHE)作为影响其电热性能的关键问题而被广泛研究。文章基于TCAD数值仿真,通过对环... 无结纳米管场效应晶体管(JLNT-FET)和反转模式纳米管场效应晶体管(IMNT-FET)因具有较好的驱动能力和对短沟道效应(SCE)卓越的抑制能力而被关注,自热效应(SHE)作为影响其电热性能的关键问题而被广泛研究。文章基于TCAD数值仿真,通过对环境温度(T_(A))、接触热阻(R_(tc))以及侧墙长度(L_(S))对体传导的JLNT-FET和表面传导的IMNT-FET的最大晶格温度(T_(Lmax))、最大载流子温度(T_(Cmax))、漏极电流(I_(DS))和栅极泄漏电流(I_(G))等器件参数影响的分析,对比研究了JLNT-FET和IMNT-FET中传导机制对电热特性的影响。结果表明,较高的T_(A)、较大的R_(tc)及较小的L_(S),都会加剧器件的声子散射,导致严重的SHE。同时,由于传导机制的差异,体传导受界面散射和声子散射影响较小,JLNT-FET具有更好的电热特性。 展开更多
关键词 无结纳米管场效应晶体管 反转模式纳米管场效应晶体管 电热特性 自热效应 热载流子注入
下载PDF
Hot-carrier effects on irradiated deep submicron NMOSFET
14
作者 崔江维 郑齐文 +6 位作者 余学峰 丛忠超 周航 郭旗 文林 魏莹 任迪远 《Journal of Semiconductors》 EI CAS CSCD 2014年第7期52-55,共4页
We investigate how F exposure impacts the hot-carrier degradation in deep submicron NMOSFET with different technologies and device geometries for the first time. The results show that hot-carrier degradations on irrad... We investigate how F exposure impacts the hot-carrier degradation in deep submicron NMOSFET with different technologies and device geometries for the first time. The results show that hot-carrier degradations on irradiated devices are greater than those without irradiation, especially for narrow channel device. The reason is attributed to charge traps in STI, which then induce different electric field and impact ionization rates during hotcarrier stress. 展开更多
关键词 F ray irradiation deep submicron hot-carrier effect
原文传递
高可靠性P-LDMOS研究 被引量:6
15
作者 孙智林 孙伟锋 +1 位作者 易扬波 陆生礼 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第12期1690-1694,共5页
分析了沟道高电场分布产生原因及各个参数对高电场的影响 ,提出了两条沟道设计的原则——拉长沟道同时降低沟道浓度 .模拟结果显示 ,两条原则能够有效地降低沟道两端的两个峰值电场 ,从而缓解沟道热载流子效应 ,提高 P- L DMOS的可靠性 .
关键词 LDMOS 沟道 峰值电场 热载流子效应
下载PDF
深亚微米MOS器件的热载流子效应 被引量:5
16
作者 刘红侠 郝跃 孙志 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2001年第6期770-773,共4页
对深亚微米器件中热载流子效应 (HCE)进行了研究 .还研究了沟道热载流子的产生和注入以及与器件工作在高栅压、中栅压和低栅压三种典型的偏置条件的关系 .在分析热载流子失效机理的基础上 ,讨论了热载流子效应对电路性能的影响 .提出影... 对深亚微米器件中热载流子效应 (HCE)进行了研究 .还研究了沟道热载流子的产生和注入以及与器件工作在高栅压、中栅压和低栅压三种典型的偏置条件的关系 .在分析热载流子失效机理的基础上 ,讨论了热载流子效应对电路性能的影响 .提出影响晶体管热载流子效应的因素有 :晶体管的几何尺寸、开关频率、负载电容、输入速率及晶体管在电路中的位置 .通过对这些失效因素的研究并通过一定的再设计手段 ,可以减少热载流子效应导致的器件退化 . 展开更多
关键词 深亚微米 MOS器件 热载流子效应 可靠性
下载PDF
MOSFET的热载流子效应及其表征技术 被引量:4
17
作者 赵要 胡靖 +1 位作者 许铭真 谭长华 《微电子学》 CAS CSCD 北大核心 2003年第5期432-438,共7页
 介绍了热载流子引起MOS器件退化的机制及其退化模型、最大应力模式和典型的寿命预测模型等,并对器件退化的表征技术进行了概述。
关键词 MOSFET 热载流子效应 可靠性 表征技术 退化模型 寿命预测 场效应晶体管
下载PDF
激光辐照下PV型HgCdTe探测器反常响应机理 被引量:12
18
作者 贺元兴 江厚满 《强激光与粒子束》 EI CAS CSCD 北大核心 2008年第8期1233-1237,共5页
利用PV型探测器开路电压的表达式,并考虑探测器的温度变化建立模型,对激光辐照下PV型HgCdTe探测器开路电压的变化进行了理论计算。当激光较弱时,计算结果与实验结果符合得很好。当激光较强时,对于辐照过程当中探测器输出变化的一般性趋... 利用PV型探测器开路电压的表达式,并考虑探测器的温度变化建立模型,对激光辐照下PV型HgCdTe探测器开路电压的变化进行了理论计算。当激光较弱时,计算结果与实验结果符合得很好。当激光较强时,对于辐照过程当中探测器输出变化的一般性趋势以及激光完全停照后的热弛豫过程,该模型也能给出较好的解释;但对于激光开始辐照时输出下跳和激光停止辐照时输出上跳的反常现象,该模型不能给出合理的解释。分析认为,该模型较好地描述了晶格温升对探测器输出的影响,但是它没有考虑热载流子效应;当激光较强时,热载流子效应不可忽略,特别是激光开始辐照和激光停止辐照时,载流子与晶格的温度差有比较明显的快速变化,从而导致了探测器的反常响应。 展开更多
关键词 PV型HgCdTe探测器 热载流子效应 响应 开路电压 漂移-扩散模型 激光辐照
下载PDF
一种抗热载流子退化效应的新型CMOS电路结构 被引量:4
19
作者 陈勇 杨谟华 +3 位作者 于奇 王向展 李竟春 谢孟贤 《电子学报》 EI CAS CSCD 北大核心 2000年第5期65-67,共3页
本文在分析MOSFET衬底电流原理的基础上 ,提出了一种新型抗热载流子退化效应的CMOS数字电路结构 .即通过在受热载流子退化效应较严重的NMOSFET漏极串联一肖特基二级管 ,来减小其所受电应力 .经SPICE及电路可靠性模拟软件BERT2 .0对倒相... 本文在分析MOSFET衬底电流原理的基础上 ,提出了一种新型抗热载流子退化效应的CMOS数字电路结构 .即通过在受热载流子退化效应较严重的NMOSFET漏极串联一肖特基二级管 ,来减小其所受电应力 .经SPICE及电路可靠性模拟软件BERT2 .0对倒相器的模拟结果表明 :该结构使衬底电流降低约 5 0 % ,器件的热载流子退化效应明显改善而不会增加电路延迟 ;且该电路结构中肖特基二级管可在NMOSFET漏极直接制作肖特基金半接触来方便地实现 ,工艺简明可行又无须增加芯片面积 . 展开更多
关键词 MOSFET衬底电流 热载流子效应 CMOS电路结构
下载PDF
0.5μm部分耗尽SOI NMOSFET热载流子可靠性研究 被引量:2
20
作者 洪根深 肖志强 +1 位作者 王栩 周淼 《微电子学》 CAS CSCD 北大核心 2012年第2期293-296,共4页
对0.5μm部分耗尽SOI NMOSFET热载流子的可靠性进行了研究。在Vds=5V,Vgs=2.1V的条件下,加电1 000s后,宽长比为4/0.5的部分耗尽SOI H型栅NMOSFET的前栅阈值电压的漂移(ΔVt/Vt)和跨导的退化(Δgm/gm)分别为0.23%和2.98%。以器件最大跨... 对0.5μm部分耗尽SOI NMOSFET热载流子的可靠性进行了研究。在Vds=5V,Vgs=2.1V的条件下,加电1 000s后,宽长比为4/0.5的部分耗尽SOI H型栅NMOSFET的前栅阈值电压的漂移(ΔVt/Vt)和跨导的退化(Δgm/gm)分别为0.23%和2.98%。以器件最大跨导gm退化10%时所对应的时间作为器件寿命,依据幸运电子模型,0.5μm部分耗尽SOI NMOSFET寿命可达16.82年。 展开更多
关键词 SOI 部分耗尽 NMOSFET 热载流子效应 可靠性
下载PDF
上一页 1 2 6 下一页 到第
使用帮助 返回顶部