期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 0.23 pJ 11.05-bit ENOB 125-MS/s pipelined ADC in a 0.18 μm CMOS process 被引量:1
1
作者 王勇 张剑云 +2 位作者 尹睿 赵宇航 张卫 《Journal of Semiconductors》 EI CAS CSCD 2015年第5期170-174,共5页
This paper describes a 12-bit 125-MS/spipelinedanalog-to-digitalconverter(ADC)thatisimplemented in a 0.18 #m CMOS process. A gate-bootstrapping switch is used as the bottom-sampling switch in the first stage to enha... This paper describes a 12-bit 125-MS/spipelinedanalog-to-digitalconverter(ADC)thatisimplemented in a 0.18 #m CMOS process. A gate-bootstrapping switch is used as the bottom-sampling switch in the first stage to enhance the sampling linearity. The measured differential and integral nonlinearities of the prototype are less than 0.79 least significant bit (LSB) and 0.86 LSB, respectively, at the full sampling rate. The ADC exhibits an effective number of bits (ENOB) of more than 11.05 bits at the input frequency of 10.5 MHz. The ADC also achieves a 10.5 bits ENOB with the Nyquist input frequency at the full sample rate. In addition, the ADC consumes 62 mW from a 1.9 V power supply and occupies 1.17 mm2, which includes an on-chip reference buffer. The figure-of-merit of this ADC is 0.23 p J/step. 展开更多
关键词 analog-to-digital converter SAMPLE-AND-HOLD Nyquist rate input frequency
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部