期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A New Implementation of the Post-Stage Tasks of Motion Estimation Using SIMD Architecture
1
作者 张武健 邱晓海 +1 位作者 周润德 陈弘毅 《Tsinghua Science and Technology》 SCIE EI CAS 2001年第4期355-360,373,共7页
Usually a single MPEG2 video encoder chip realizes the multiple post stage tasks of motion estimation, such as motion vector refinement and prediction error generation, using multiple hardware modules. This paper p... Usually a single MPEG2 video encoder chip realizes the multiple post stage tasks of motion estimation, such as motion vector refinement and prediction error generation, using multiple hardware modules. This paper proposes a new architecture using only a single module to implement the post stage tasks of motion estimation, which has a single instruction stream over multiple data streams (SIMD). The new architecture is simple and more regular; capable of providing sufficient computational power and of adapting to the encoding flexibility required by the MPEG2 standard. Therefore, it is a more suitable architecture for the system on a chip. NEL Corporation (NTT Electronics, Japan) has integrated a circuit based on this architecture into the single MPEG2 MP@ML encoder chip, which uses the multiresolution telescopic search motion estimation algorithm. Using 0.25 μm CMOS, four metal layer technology, this circuit has 15.4 M gates with an area of about 29 mm 2. The operating clock frequency is 81 MHz. 展开更多
关键词 MPEG2 motion estimation single instruction stream over multiple data streams system on a chip
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部