期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 1.2-V 19.2-mW 10-bit 30-MS/s pipelined ADC in 0.13-μm CMOS
1
作者 张章 袁宇丹 +2 位作者 郭亚炜 程旭 曾晓洋 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第9期134-140,共7页
A 10-bit 30-MS/s pipelined analog-to-digital converter(ADC) is presented.For the sake of lower power and area,the pipelined stages are scaled in current and area,and op amps are shared between the successive stages.... A 10-bit 30-MS/s pipelined analog-to-digital converter(ADC) is presented.For the sake of lower power and area,the pipelined stages are scaled in current and area,and op amps are shared between the successive stages. The ADC is realized in the 0.13-μm 1-poly 8-copper mixed signal CMOS process operating at 1.2-V supply voltage. Design approaches are discussed to overcome the challenges associated with this choice of process and supply voltage, such as limited dynamic range,poor analog characteristic devices,the limited linearity of analog switches and the embedded sub-1-V bandgap voltage reference.Measured results show that the ADC achieves 55.1-dB signal-to-noise and distortion ratio,67.5-dB spurious free dynamic range and 19.2-mW power under conditions of 30 MSPS and 10.7- MHz input signal.The FoM is 0.33 pJ/step.The peak integral and differential nonlinearities are 1.13 LSB and 0.77 LSB,respectively.The ADC core area is 0.94 mm^2. 展开更多
关键词 analog-to-digital converter PIPELINED sampling capacitor two-stage op amp compensation linearity of analog switch sub-1-V bandgap voltage reference
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部