期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Low noise frequency synthesizer with self-calibrated voltage controlled oscillator and accurate AFC algorithm 被引量:2
1
作者 秦鹏 李金波 +2 位作者 康健 李小勇 周健军 《Journal of Semiconductors》 EI CAS CSCD 2014年第9期131-135,共5页
A low noise phase locked loop (PLL) frequency synthesizer implemented in 65 nm CMOS technology is introduced. A VCO noise reduction method suited for short channel design is proposed to minimize PLL output phase noi... A low noise phase locked loop (PLL) frequency synthesizer implemented in 65 nm CMOS technology is introduced. A VCO noise reduction method suited for short channel design is proposed to minimize PLL output phase noise. A self-calibrated voltage controlled oscillator is proposed in cooperation with the automatic frequency calibration circuit, whose accurate binary search algorithm helps reduce the VCO tuning curve coverage, which reduces the VCO noise contribution at PLL output phase noise. A low noise, charge pump is also introduced to extend the tuning voltage range of the proposed VCO, which further reduces its phase noise contribution. The frequency synthesizer generates 9.75-11.5 GHz high frequency wide band local oscillator (LO) carriers. Tested 11.5 GHz LO bears a phase noise of-104 dBc/Hz at 1 MHz frequency offset. The total power dissipation of the proposed frequency synthesizer is 48 mW. The area of the proposed frequency synthesizer is 0.3 mm^2, including bias circuits and buffers. 展开更多
关键词 65 nm CMOS self-calibrated VCO accurate AFC search algorithm low noise frequency synthesizer charge pump
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部