The experimental results of the cryogenic temperature characteristics on 0.18-μm silicon-on-insulator(SOI) metaloxide-silicon(MOS) field-effect-transistors(FETs) were presented in detail. The current and capaci...The experimental results of the cryogenic temperature characteristics on 0.18-μm silicon-on-insulator(SOI) metaloxide-silicon(MOS) field-effect-transistors(FETs) were presented in detail. The current and capacitance characteristics for different operating conditions ranging from 300 K to 10 K were discussed. SOI MOSFETs at cryogenic temperature exhibit improved performance, as expected. Nevertheless, operation at cryogenic temperature also demonstrates abnormal behaviors, such as the impurity freeze-out and series resistance effects. In this paper, the critical parameters of the devices were extracted with a specific method from 300 K to 10 K. Accordingly, some temperature-dependent-parameter models were created to improve fitting precision at cryogenic temperature.展开更多
基于0.18μm SOI CMOS工艺设计了一款用于数字相控阵雷达的宽带有源下混频器。该混频器集成了射频、本振放大器、Gilbert混频电路、中频放大器以及ESD保护电路。该芯片可以直接差分输出,亦可经过片外balun合成单端信号后输出。射频和本...基于0.18μm SOI CMOS工艺设计了一款用于数字相控阵雷达的宽带有源下混频器。该混频器集成了射频、本振放大器、Gilbert混频电路、中频放大器以及ESD保护电路。该芯片可以直接差分输出,亦可经过片外balun合成单端信号后输出。射频和本振端口VSWR的测试结果在0.7~4.0GHz范围内均小于2,IF端口的VSWR测试结果在25 MHz^1GHz范围内小于2。当差分输出时,该混频器的功率转换增益为10dB,1dB压缩点输出功率为3.3dBm。电源电压为2.5V,静态电流为64mA,芯片面积仅为1.0mm×0.9mm。展开更多
利用0.35μm工艺条件实现了性能优良的小尺寸全耗尽的器件硅绝缘体技术(SOI)互补金属氧化物半导体(FD SOI CMOS)器件,器件制作采用双多晶硅栅工艺、低掺杂浓度源/漏(LDD)结构以及突起的源漏区。这种结构的器件防止漏的击穿,减小短沟道效...利用0.35μm工艺条件实现了性能优良的小尺寸全耗尽的器件硅绝缘体技术(SOI)互补金属氧化物半导体(FD SOI CMOS)器件,器件制作采用双多晶硅栅工艺、低掺杂浓度源/漏(LDD)结构以及突起的源漏区。这种结构的器件防止漏的击穿,减小短沟道效应(SCE)和漏感应势垒降低效应(DIBL);突起的源漏区增加了源漏区的厚度并减小源漏区的串联电阻,增强了器件的电流驱动能力。设计了101级环形振荡器电路,并对该电路进行测试与分析。根据在3V工作电压下环形振荡器电路的振荡波形图,计算出其单级门延迟时间为45ps,远小于体硅CMOS的单级门延迟时间。展开更多
A new analytical model for the surface electric field distribution and breakdown voltage of the silicon oil insulator (SOI) trench lateral double-diffused metal-oxide-semiconductor (LDMOS) is presented. Based on t...A new analytical model for the surface electric field distribution and breakdown voltage of the silicon oil insulator (SOI) trench lateral double-diffused metal-oxide-semiconductor (LDMOS) is presented. Based on the two-dimensional Laplace solution and Poisson solution, the model considers the influence of structure parameters such as the doping concentration of the drift region, and the depth and width of the trench on the surface electric field. Further, a simple analytical expression of the breakdown voltage is obtained, which offers an effective way to gain an optimal high voltage. All the analytical results are in good agreement with the simulation results.展开更多
A unified charge-based model for fully depleted silicon-on-insulator (SOI) metal oxide semiconductor field-effect transistors (MOSFETs) is presented. The proposed model is accurate and applicable from intrinsic to...A unified charge-based model for fully depleted silicon-on-insulator (SOI) metal oxide semiconductor field-effect transistors (MOSFETs) is presented. The proposed model is accurate and applicable from intrinsic to heavily doped channels with various structure parameters. The framework starts from the one-dimensional Poisson Boltzmann equa- tion, and based on the full depletion approximation, an accurate inversion charge density equation is obtained. With the inversion charge density solution, the unified drain current expression is derived, and a unified terminal charge and intrinsic capacitance model is also derived in the quasi-static case. The validity and accuracy of the presented analytic model is proved by numerical simulations.展开更多
为研究宇宙辐射环境中航天器里的模拟互补金属氧化物半导体(Complementary Metal Oxide Semiconductor,CMOS)集成电路性能和各种效应,并在辐射效应所产生机制的基础上,从设计和工艺方面提出了模拟CMOS集成电路主要抗辐射加固设计方法。...为研究宇宙辐射环境中航天器里的模拟互补金属氧化物半导体(Complementary Metal Oxide Semiconductor,CMOS)集成电路性能和各种效应,并在辐射效应所产生机制的基础上,从设计和工艺方面提出了模拟CMOS集成电路主要抗辐射加固设计方法。在宇宙环境中,卫星中的模拟CMOS集成电路存在CMOS半导体元器件阈值电压偏离、线性跨导减小、衬底的漏电流增加和转角1/f噪声幅值增加。所以提出了3种对模拟CMOS集成电路进行抗辐射加固的方法:1)抗辐射模拟CMOS集成电路的设计;2)抗辐射集成电路版图设计;3)单晶半导体硅膜(Silicon on Insulator,SOI)抗辐射工艺与加固设计。根据上面的设计方法研制了抗辐射加固模拟CMOS集成电路,可以取得较好的抗辐射效果。展开更多
基金Project supported by the National Natural Science Foundation of China(Grant Nos.61176095 and 61404169)the Youth Innovation Promotion Association of Chinese Academy of Sciences
文摘The experimental results of the cryogenic temperature characteristics on 0.18-μm silicon-on-insulator(SOI) metaloxide-silicon(MOS) field-effect-transistors(FETs) were presented in detail. The current and capacitance characteristics for different operating conditions ranging from 300 K to 10 K were discussed. SOI MOSFETs at cryogenic temperature exhibit improved performance, as expected. Nevertheless, operation at cryogenic temperature also demonstrates abnormal behaviors, such as the impurity freeze-out and series resistance effects. In this paper, the critical parameters of the devices were extracted with a specific method from 300 K to 10 K. Accordingly, some temperature-dependent-parameter models were created to improve fitting precision at cryogenic temperature.
文摘基于0.18μm SOI CMOS工艺设计了一款用于数字相控阵雷达的宽带有源下混频器。该混频器集成了射频、本振放大器、Gilbert混频电路、中频放大器以及ESD保护电路。该芯片可以直接差分输出,亦可经过片外balun合成单端信号后输出。射频和本振端口VSWR的测试结果在0.7~4.0GHz范围内均小于2,IF端口的VSWR测试结果在25 MHz^1GHz范围内小于2。当差分输出时,该混频器的功率转换增益为10dB,1dB压缩点输出功率为3.3dBm。电源电压为2.5V,静态电流为64mA,芯片面积仅为1.0mm×0.9mm。
文摘利用0.35μm工艺条件实现了性能优良的小尺寸全耗尽的器件硅绝缘体技术(SOI)互补金属氧化物半导体(FD SOI CMOS)器件,器件制作采用双多晶硅栅工艺、低掺杂浓度源/漏(LDD)结构以及突起的源漏区。这种结构的器件防止漏的击穿,减小短沟道效应(SCE)和漏感应势垒降低效应(DIBL);突起的源漏区增加了源漏区的厚度并减小源漏区的串联电阻,增强了器件的电流驱动能力。设计了101级环形振荡器电路,并对该电路进行测试与分析。根据在3V工作电压下环形振荡器电路的振荡波形图,计算出其单级门延迟时间为45ps,远小于体硅CMOS的单级门延迟时间。
基金Project supported by the National Natural Science Foundation of China (Grant Nos. 61176069 and 60976060)the National Key Laboratory of Analogue Integrated Circuit, China (Grant No. 9140C090304110C0905)
文摘A new analytical model for the surface electric field distribution and breakdown voltage of the silicon oil insulator (SOI) trench lateral double-diffused metal-oxide-semiconductor (LDMOS) is presented. Based on the two-dimensional Laplace solution and Poisson solution, the model considers the influence of structure parameters such as the doping concentration of the drift region, and the depth and width of the trench on the surface electric field. Further, a simple analytical expression of the breakdown voltage is obtained, which offers an effective way to gain an optimal high voltage. All the analytical results are in good agreement with the simulation results.
基金supported by the National Natural Science Foundation of China (Grant No. 60876027)the State Key Program of the National Natural Science Foundation of China (Grant No. 61036004)+2 种基金the Shenzhen Science and Technology Foundation, China (Grant No. CXB201005250031A)the Fundamental Research Project of Shenzhen Science and Technology Foundation, China (Grant No. JC201005280670A)the International Collaboration Project of Shenzhen Science & Technology Foundation, China (Grant No. ZYA2010006030006A)
文摘A unified charge-based model for fully depleted silicon-on-insulator (SOI) metal oxide semiconductor field-effect transistors (MOSFETs) is presented. The proposed model is accurate and applicable from intrinsic to heavily doped channels with various structure parameters. The framework starts from the one-dimensional Poisson Boltzmann equa- tion, and based on the full depletion approximation, an accurate inversion charge density equation is obtained. With the inversion charge density solution, the unified drain current expression is derived, and a unified terminal charge and intrinsic capacitance model is also derived in the quasi-static case. The validity and accuracy of the presented analytic model is proved by numerical simulations.
文摘为研究宇宙辐射环境中航天器里的模拟互补金属氧化物半导体(Complementary Metal Oxide Semiconductor,CMOS)集成电路性能和各种效应,并在辐射效应所产生机制的基础上,从设计和工艺方面提出了模拟CMOS集成电路主要抗辐射加固设计方法。在宇宙环境中,卫星中的模拟CMOS集成电路存在CMOS半导体元器件阈值电压偏离、线性跨导减小、衬底的漏电流增加和转角1/f噪声幅值增加。所以提出了3种对模拟CMOS集成电路进行抗辐射加固的方法:1)抗辐射模拟CMOS集成电路的设计;2)抗辐射集成电路版图设计;3)单晶半导体硅膜(Silicon on Insulator,SOI)抗辐射工艺与加固设计。根据上面的设计方法研制了抗辐射加固模拟CMOS集成电路,可以取得较好的抗辐射效果。