针对传统无源有损积分环路滤波器相较于有源无损积分环路滤波器,具有功耗低、电路设计简单等特点,但其噪声传输函数(NTF:Noise Transfer Function)平滑,噪声整形效果较弱的问题,提出了一种无源无损的二阶积分环路滤波器,保留了无源有损...针对传统无源有损积分环路滤波器相较于有源无损积分环路滤波器,具有功耗低、电路设计简单等特点,但其噪声传输函数(NTF:Noise Transfer Function)平滑,噪声整形效果较弱的问题,提出了一种无源无损的二阶积分环路滤波器,保留了无源有损积分优点的同时具有良好噪声整形效果。设计了一款分辨率为16 bit、采样率为2 Ms/s的混合架构噪声整形SAR ADC。仿真结果表明,在125 kHz带宽、过采样比为8时,实现了高信号与噪声失真比(SNDR(Signal to Noise and Distortion Ratio)为91.1 dB)、高精度(14.84 bit)和低功耗(285μW)的性能。展开更多
针对传统模数转换器(analog to digital convertor,ADC)设计复杂度高、仿真迭代时间长的问题,提出了一种高精度ADC系统设计与建模方法。该方法以10 bit 50 MHz流水线ADC为例,首先选取分离采样架构,进行电路的s域变换理论分析;其次对电...针对传统模数转换器(analog to digital convertor,ADC)设计复杂度高、仿真迭代时间长的问题,提出了一种高精度ADC系统设计与建模方法。该方法以10 bit 50 MHz流水线ADC为例,首先选取分离采样架构,进行电路的s域变换理论分析;其次对电路中各种非理想噪声的表达式进行精确推导,根据系统中的运放功耗指标进行参数优化;最后分别在MATLAB和Cadence软件中建立模型,进行100点蒙特卡洛仿真。仿真结果表明,在TSMC 180 nm工艺失配下,该流水线ADC有效位数达到9.70 bit,无杂散动态范围维持在76 dB附近,微分非线性在0.3 LSB以内,积分非线性在0.5 LSB以内,核心功耗在8 mW,该分析方法在保证流水线ADC优异性能的同时,大幅提高了设计效率。展开更多
This paper presents a 16-bit,18-MSPS(million samples per second)flash-assisted successive-approximation-register(SAR)analog-to-digital converter(ADC)utilizing hybrid synchronous and asynchronous(HYSAS)timing control l...This paper presents a 16-bit,18-MSPS(million samples per second)flash-assisted successive-approximation-register(SAR)analog-to-digital converter(ADC)utilizing hybrid synchronous and asynchronous(HYSAS)timing control logic based on an on-chip delay-locked loop(DLL).The HYSAS scheme can provide a longer settling time for the capacitive digital-to-analog converter(CDAC)than the synchronous and asynchronous SAR ADC.Therefore,the issue of incomplete settling or ringing in the DAC voltage for cases of either on-chip or off-chip reference voltage can be solved to a large extent.In addition,the fore-ground calibration of the CDAC’s mismatch is performed with a finite-impulse-response bandpass filter(FIR-BPF)based least-mean-square(LMS)algorithm in an off-chip FPGA(field programmable gate array).Fabricated in 40-nm CMOS process,the proto-type ADC achieves 94.02-dB spurious-free dynamic range(SFDR),and 75.98-dB signal-to-noise-and-distortion ratio(SNDR)for a 2.88-MHz input under 18-MSPS sampling rate.展开更多
An advantageous porous architecture of electrodes is pivotal in significantly enhancing alkaline water electrolysis(AWE)efficiency by optimizing the mass transport mechanisms.This effect becomes even more pronounced w...An advantageous porous architecture of electrodes is pivotal in significantly enhancing alkaline water electrolysis(AWE)efficiency by optimizing the mass transport mechanisms.This effect becomes even more pronounced when aiming to achieve elevated current densities.Herein,we employed a rapid and scalable laser texturing process to craft novel multi-channel porous electrodes.Particularly,the obtained electrodes exhibit the lowest Tafel slope of 79 mV dec^(-1)(HER)and 49 mV dec^(-1)(OER).As anticipated,the alkaline electrolyzer(AEL)cell incorporating multi-channel porous electrodes(NP-LT30)exhibited a remarkable improvement in cell efficiency,with voltage drops(from 2.28 to 1.97 V)exceeding 300 mV under 1 A cm^(-1),compared to conventional perforated Ni plate electrodes.This enhancement mainly stemmed from the employed multi-channel porous structure,facilitating mass transport and bubble dynamics through an innovative convection mode,surpassing the traditional convection mode.Furthermore,the NP-LT30-based AEL cell demonstrated exceptional durability for 300 h under 1.0 A cm^(-2).This study underscores the capability of the novel multi-channel porous electrodes to expedite mass transport in practical AWE applications.展开更多
文摘针对传统无源有损积分环路滤波器相较于有源无损积分环路滤波器,具有功耗低、电路设计简单等特点,但其噪声传输函数(NTF:Noise Transfer Function)平滑,噪声整形效果较弱的问题,提出了一种无源无损的二阶积分环路滤波器,保留了无源有损积分优点的同时具有良好噪声整形效果。设计了一款分辨率为16 bit、采样率为2 Ms/s的混合架构噪声整形SAR ADC。仿真结果表明,在125 kHz带宽、过采样比为8时,实现了高信号与噪声失真比(SNDR(Signal to Noise and Distortion Ratio)为91.1 dB)、高精度(14.84 bit)和低功耗(285μW)的性能。
文摘针对传统模数转换器(analog to digital convertor,ADC)设计复杂度高、仿真迭代时间长的问题,提出了一种高精度ADC系统设计与建模方法。该方法以10 bit 50 MHz流水线ADC为例,首先选取分离采样架构,进行电路的s域变换理论分析;其次对电路中各种非理想噪声的表达式进行精确推导,根据系统中的运放功耗指标进行参数优化;最后分别在MATLAB和Cadence软件中建立模型,进行100点蒙特卡洛仿真。仿真结果表明,在TSMC 180 nm工艺失配下,该流水线ADC有效位数达到9.70 bit,无杂散动态范围维持在76 dB附近,微分非线性在0.3 LSB以内,积分非线性在0.5 LSB以内,核心功耗在8 mW,该分析方法在保证流水线ADC优异性能的同时,大幅提高了设计效率。
基金supported by Qingdao Hi-image Technologies Co., Ltdin part by the NSFC of China under Grant 62174149, 61974118, 62004156the National Key R&D Program of China under Grant 2022YFC2404902
文摘This paper presents a 16-bit,18-MSPS(million samples per second)flash-assisted successive-approximation-register(SAR)analog-to-digital converter(ADC)utilizing hybrid synchronous and asynchronous(HYSAS)timing control logic based on an on-chip delay-locked loop(DLL).The HYSAS scheme can provide a longer settling time for the capacitive digital-to-analog converter(CDAC)than the synchronous and asynchronous SAR ADC.Therefore,the issue of incomplete settling or ringing in the DAC voltage for cases of either on-chip or off-chip reference voltage can be solved to a large extent.In addition,the fore-ground calibration of the CDAC’s mismatch is performed with a finite-impulse-response bandpass filter(FIR-BPF)based least-mean-square(LMS)algorithm in an off-chip FPGA(field programmable gate array).Fabricated in 40-nm CMOS process,the proto-type ADC achieves 94.02-dB spurious-free dynamic range(SFDR),and 75.98-dB signal-to-noise-and-distortion ratio(SNDR)for a 2.88-MHz input under 18-MSPS sampling rate.
基金financial support from the National Key R&D Program(2023YFE0108000)the Academy of Sciences Project of Guangdong Province(2019GDASYL-0102007,2021GDASYL-20210103063)+1 种基金GDAS’Project of Science and Technology Development(2022GDASZH-2022010203-003)financial support from the China Scholarship Council(202108210128)。
文摘An advantageous porous architecture of electrodes is pivotal in significantly enhancing alkaline water electrolysis(AWE)efficiency by optimizing the mass transport mechanisms.This effect becomes even more pronounced when aiming to achieve elevated current densities.Herein,we employed a rapid and scalable laser texturing process to craft novel multi-channel porous electrodes.Particularly,the obtained electrodes exhibit the lowest Tafel slope of 79 mV dec^(-1)(HER)and 49 mV dec^(-1)(OER).As anticipated,the alkaline electrolyzer(AEL)cell incorporating multi-channel porous electrodes(NP-LT30)exhibited a remarkable improvement in cell efficiency,with voltage drops(from 2.28 to 1.97 V)exceeding 300 mV under 1 A cm^(-1),compared to conventional perforated Ni plate electrodes.This enhancement mainly stemmed from the employed multi-channel porous structure,facilitating mass transport and bubble dynamics through an innovative convection mode,surpassing the traditional convection mode.Furthermore,the NP-LT30-based AEL cell demonstrated exceptional durability for 300 h under 1.0 A cm^(-2).This study underscores the capability of the novel multi-channel porous electrodes to expedite mass transport in practical AWE applications.