期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Design of Low Power Level Shifter Circuit with Sleep Transistor Using MultiSupply Voltage Scheme
1
作者 Raveendran Arun Prasath Parasuraman Ganesh Kumar 《Circuits and Systems》 2016年第7期1132-1139,共8页
New low-power Level Shifter (LS) circuit is designed by using sleep transistor with Multi Threshold CMOS (MTCMOS) technique for robust logic voltage shifting from sub-threshold to above- threshold domain. MultiSupply ... New low-power Level Shifter (LS) circuit is designed by using sleep transistor with Multi Threshold CMOS (MTCMOS) technique for robust logic voltage shifting from sub-threshold to above- threshold domain. MultiSupply Voltage Design (MSVD) technique is mainly used for energy and speed in modern system-on-chip. In MSVD, level shifters are required to allow different voltage supply to shift from the lower power supply voltage to the higher power supply voltage. This new low-power level shifter circuit is also used for fast response and low leakage power consumption. This low leakage power consumption can be achieved through insertion of sleep transistor and proper transistors sizing. The proposed design efficiently converts 100 mv input signal into 1 v output signal and achieves the power of 2.56 nW by using 90 nm technology. 展开更多
关键词 Level shifter (LS) multisupply Voltage Design (MSVD) Subthreshold operation Ultralow Power
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部