期刊文献+
共找到3,615篇文章
< 1 2 181 >
每页显示 20 50 100
Novel Test Approach for Interconnect Resources in Field Programmable Gate Arrays
1
作者 Yong-Bo Liao Wen-Chang Li Ping Li Ai-Wu Ruan 《Journal of Electronic Science and Technology》 CAS 2011年第1期85-89,共5页
A novel test approach for interconnect resources (IRs) in field programmable gate arrays (FPGA) has been proposed.In the test approach,SBs (switch boxes) of IRs in FPGA has been utilized to test IRs.Furthermore,... A novel test approach for interconnect resources (IRs) in field programmable gate arrays (FPGA) has been proposed.In the test approach,SBs (switch boxes) of IRs in FPGA has been utilized to test IRs.Furthermore,configurable logic blocks (CLBs) in FPGA have also been employed to enhance driving capability and the position of fault IR can be determined by monitoring the IRs associated SBs.As a result,IRs can be scanned maximally with minimum configuration patterns.In the experiment,an in-house developed FPGA test system based on system-on-chip (SoC) hardware/software verification technology has been applied to test XC4000E family of Xilinx.The experiment results revealed that the IRs in FPGA can be tested by 6 test patterns. 展开更多
关键词 Configurable logic blocks configuretion pattern field programmable gate arrays interconnect resources test switch box.
下载PDF
一款基于新型Field Programmable Gate Array芯片的投影仪梯形校正系统研究与实现 被引量:5
2
作者 曹凤莲 沈庆宏 +1 位作者 盛任农 高敦堂 《南京大学学报(自然科学版)》 CAS CSCD 北大核心 2006年第4期362-367,共6页
投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(F... 投影设备配备的梯形校正普遍存在校正范围小,画面的一些线条和字符边缘会出现毛刺和不平滑现象,矫正效果不理想.如果采用通用的图像处理芯片和复杂的算法,可以解决上述问题,但又会导致成本急剧上升.为了解决上述矛盾,提出一种基于FPGA(Field Programmable Gate Array)芯片的新型梯形校正实现方案,解决了校正范围与锯齿失真的矛盾问题,并为进一步成为芯片级产品铺平了道路.图像处理采用kaiser窗函数和sinc函数相结合的方法进行插值,这样的滤波器改善了旁瓣抑制,具有较好的通带性能.介绍了梯形失真的产生和校正原理,提出了利用FPGA芯片XC3S400作为核心图像处理单元的梯形校正系统的硬件和软件实现,说明了该芯片结构、功能及特性,最后提供了校正的效果图. 展开更多
关键词 图像处理 梯形校正 field programmable gate ARRAY 锯齿失真
下载PDF
A high precision time-to-digital converter based on multi-phase clock implemented within Field-Programmable-Gate-Array 被引量:7
3
作者 CHEN Kai LIU Shubin AN Qi 《Nuclear Science and Techniques》 SCIE CAS CSCD 2010年第2期123-128,共6页
In this paper, the design of a coarse-fine interpolation Time-to-Digital Converter (TDC) is implemented in an ALTERA’s Cyclone FPGA. The carry-select chain performs as the tapped delay line. The Logic Array Block (LA... In this paper, the design of a coarse-fine interpolation Time-to-Digital Converter (TDC) is implemented in an ALTERA’s Cyclone FPGA. The carry-select chain performs as the tapped delay line. The Logic Array Block (LAB) having a propagation delay of 165 ps in the chain is synthesized as delay cell. Coarse counters triggered by the global clock count the more significant bits of the time data. This clock is also fed through the delay line, and LABs create the copies. The replicas are latched by the tested event signal, and the less significant bits are encoded from the latched binary bits. Single-shot resolution of the TDC can be 60 ps. The worst Differential Nonlinearity (DNL) is about 0.2 Least Significant Bit (LSB, 165 ps in this TDC module), and the Integral Nonlinearity (INL) is 0.6 LSB. In comparison with other architectures using the synchronous global clock to sample the taps, this architecture consumed less electric power and logic cells, and is more stable. 展开更多
关键词 现场可编程门阵列 时间数字转换器 位时钟 高精度 抽头延迟线 多相 基础 微分非线性
下载PDF
A New Design Method for Variable Digital Filter Based on Field Programmable Gate Array(FPGA) 被引量:2
4
作者 胡文静 仇润鹤 李外云 《Journal of Donghua University(English Edition)》 EI CAS 2012年第2期193-196,共4页
In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper ... In order to obtain variable characteristics,the digital filter's type,number of taps and coefficients should be changed constantly such that the desired frequency-domain characteristics can be obtained.This paper proposes a method for self-programmable variable digital filter(VDF) design based on field programmable gate array(FPGA).We implement a digital filter system by using custom embedded micro-processor,programmable finite impulse response(P-FIR) macro module,coefficient-loader,clock manager and analog/digital(A/D) or digital/analog(D/A) controller and other modules.The self-programmable VDF can provide the best solution for realization of digital filter algorithms,which are the low-pass,high-pass,band-pass and band-stop filter algorithms with variable frequency domain characteristics.The design examples with minimum 1 to maximum 32 taps FIR filter,based on Modelsim post-routed simulation and onboard running on XUPV5-LX110T,are provided to demonstrate the effectiveness of the proposed method. 展开更多
关键词 variable digital filter(VDF) field programmable gate array(FPGA) embedded micro-processor(EMP)
下载PDF
Synthesis of Nonlinear Control of Switching Topologies of Buck-Boost Converter Using Fuzzy Logic on Field Programmable Gate Array (FPGA) 被引量:1
5
作者 Johnson A. Asumadu Vaidhyanathan Jagannathan Arkhom Chachavalnanont 《Journal of Intelligent Learning Systems and Applications》 2010年第1期36-42,共7页
An intelligent fuzzy logic inference pipeline for the control of a dc-dc buck-boost converter was designed and built using a semi-custom VLSI chip. The fuzzy linguistics describing the switching topologies of the conv... An intelligent fuzzy logic inference pipeline for the control of a dc-dc buck-boost converter was designed and built using a semi-custom VLSI chip. The fuzzy linguistics describing the switching topologies of the converter was mapped into a look-up table that was synthesized into a set of Boolean equations. A VLSI chip–a field programmable gate array (FPGA) was used to implement the Boolean equations. Features include the size of RAM chip independent of number of rules in the knowledge base, on-chip fuzzification and defuzzification, faster response with speeds over giga fuzzy logic inferences per sec (FLIPS), and an inexpensive VLSI chip. The key application areas are: 1) on-chip integrated controllers;and 2) on-chip co-integration for entire system of sensors, circuits, controllers, and detectors for building complete instrument systems. 展开更多
关键词 Multi-Fuzzy Logic Controller (MFLC) field programmable gate Array (FPGA) BUCK-BOOST Converter BOOLEAN Look-Up TABLE CO-INTEGRATION
下载PDF
Fault Prediction and Diagnosis of Warship Equipment Field Programmable Gate Array Software
6
作者 LIU Bojiang YAN Ran +2 位作者 CHAI Haiyan HAN Xinyu TANG Longli 《Journal of Donghua University(English Edition)》 EI CAS 2018年第5期426-429,共4页
In order to solve the current high failure rate of warship equipment field programmable gate array( FPGA) software,fault detection is not timely enough and FPGA detection equipment is expensive and so on. After in-dep... In order to solve the current high failure rate of warship equipment field programmable gate array( FPGA) software,fault detection is not timely enough and FPGA detection equipment is expensive and so on. After in-depth research,this paper proposes a warship equipment FPGA software based on Xilinx integrated development environment( ISE) and ModelSim software.Functional simulation and timing simulation to verify the correctness of the logic design of the FPGA,this method is very convenient to view the signal waveform inside the FPGA program to help FPGA test engineers to achieve FPGA fault prediction and diagnosis. This test method has important engineering significance for the upgrading of warship equipment. 展开更多
关键词 field programmable gate Array(FPGA) FAULT prediction DIAGNOSIS
下载PDF
MIXED-GRAINED CMOS FIELD PROGRAMMABLE ANALOG ARRAY FOR SMART SENSORY APPLICATIONS
7
作者 Cheng Xiaoyan Yang Haigang +3 位作者 Yin Tao Wu Qisong Zhi Tian Liu Fei 《Journal of Electronics(China)》 2014年第2期129-142,共14页
The drive towards shorter design cycles for analog integrated circuits has given impetus to the development of Field Programmable Analog Arrays(FPAAs),which are the analogue counterparts of Field Programmable Gate Arr... The drive towards shorter design cycles for analog integrated circuits has given impetus to the development of Field Programmable Analog Arrays(FPAAs),which are the analogue counterparts of Field Programmable Gate Arrays(FPGAs).In this paper,we present a new design methodology which using FPAA as a powerful analog front-end processing platform in the smart sensory microsystem.The proposed FPAA contains 16 homogeneous mixed-grained Configurable Analog Blocks(CABs) which house a variety of processing elements especially the proposed fine-grained Core Configurable Amplifiers(CCAs).The high flexible CABs allow the FPAA operating in both continuous-time and discrete-time approaches suitable to support variety of sensors.To reduce the nonideal parasitic effects and save area,the fat-tree interconnection network is adopted in this FPAA.The functionality of this FPAA is demonstrated through embedding of voltage and capacitive sensor signal readout circuits and a configurable band pass filter.The minimal detectable voltage and capacitor achieves 38 uV and 8.3 aF respectively within 100 Hz sensor bandwidth.The power consumption comparison of CCA in three applications shows that the FPAA has high power efficiency.And the simulation results also show that the FPAA has good tolerance with wide PVT variations. 展开更多
关键词 field programmable gate Array(FPGA) field programmable Analog Array(FPAA) Sensor Mixed-grained Configurable Analog Block(CAB) Correlated Double sampling(CDS)
下载PDF
Implimentations of SIMD machine using programmable gate array
8
作者 胡铭曾 《Journal of Harbin Institute of Technology(New Series)》 EI CAS 2000年第3期10-13,共4页
Field Programmable Gate Array(FPGA) and Single Instruction Multiple Data(SIMD) processing array share many architecture features. In both architectures, an array is employed to provide high speed computation. In this ... Field Programmable Gate Array(FPGA) and Single Instruction Multiple Data(SIMD) processing array share many architecture features. In both architectures, an array is employed to provide high speed computation. In this paper we show that the implementation of a Single Instruction Multiple Data (SIMD) machine the ABC 90 using the Field Programmable Gate Array (FPGA) is not completely suitable because of its characteristics. The comparison between the programmable gate arrays show that, they have many architectures features in common. Within this framework, we examine the differences and similarities between these array structures and touch upon techniques and lessons which can be done between these architectures in order to choose the appropriate Programmable gate array to implement a general purpose parallel computer. In this paper we introduce the principal of the Dynamically Programmable Date Array(DPGA) which combines the best feature of the FPGA and the SIMD arrays into a single array architecture. By the same way we show that the DPGA is more appropriate then the FPGA for wiring, hardwiring the general purpose parallel computers: SIMD and its implementation. 展开更多
关键词 field programmable gate ARRAY Single INSTRUCTION Multiple DATA Dynamically programmable DATA ARRAY
下载PDF
FPGA-Based Efficient Programmable Polyphase FIR Filter 被引量:3
9
作者 陈禾 熊承欢 +1 位作者 仲顺安 王华 《Journal of Beijing Institute of Technology》 EI CAS 2005年第1期4-8,共5页
The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automati... The modelling, design and implementation of a high-speed programmable polyphase finite impulse response (FIR) filter with field programmable gate array (FPGA) technology are described. This FIR filter can run automatically according to the programmable configuration word including symmetry/asymmetry, odd/even taps, from 32 taps up to 256 taps. The filter with 12 bit signal and 12 bit coefficient word-length has been realized on a Xilinx VirtexⅡ-v1500 device and operates at the maximum sampling frequency of (160 MHz.) 展开更多
关键词 finite impulse response (FIR) filter POLYPHASE field programmable gate array (FPGA)
下载PDF
Programmable Control System with Applications in Alternating Current Motors Control
10
作者 Andrei Cozma Dan Pitica 《通讯和计算机(中英文版)》 2011年第9期771-779,共9页
关键词 可编程控制系统 交流电动机 电动机控制 高速数字信号处理器 电流控制器 三相异步电动机 应用 信号采集模块
下载PDF
An efficient radix-2 fast Fourier transform processor with ganged butterfly engines on field programmable gate arrays
11
作者 Zhen-guo MA Feng YU Rui-feng GE Ze-ke WANG 《Journal of Zhejiang University-Science C(Computers and Electronics)》 SCIE EI 2011年第4期323-329,共7页
We present a novel method to implement the radix-2 fast Fourier transform (FFT) algorithm on field programmable gate arrays (FPGA).The FFT architecture exploits parallelism by having more pipelined units in the stages... We present a novel method to implement the radix-2 fast Fourier transform (FFT) algorithm on field programmable gate arrays (FPGA).The FFT architecture exploits parallelism by having more pipelined units in the stages,and more parallel units within a stage.It has the noticeable advantages of high speed and more efficient resource utilization by employing four ganged butterfly engines (GBEs),and can be well matched to the placement of the resources on the FPGA.We adopt the decimation-infrequency (DIF) radix-2 FFT algorithm and implement the FFT processor on a state-of-the-art FPGA.Experimental results show that the processor can compute 1024-point complex radix-2 FFT in about 11 μs with a clock frequency of 200 MHz. 展开更多
关键词 Ganged butterfly engine (GBE) Radix-2 Fast Fourier transform (FFT) field programmable gate array (FPGA)
原文传递
Calibration of optical tweezers based on acousto-optic deflector and field programmable gate array 被引量:1
12
作者 宋清宝 闻丞 +2 位作者 张岩 王广福 叶安培 《Chinese Optics Letters》 SCIE EI CAS CSCD 2008年第8期600-602,共3页
Accurate calibrations of stiffness and position are crucial to the quantitative measurement with optical tweezers. In this paper, we present a new calibration scheme for optical tweezers including stiffness and positi... Accurate calibrations of stiffness and position are crucial to the quantitative measurement with optical tweezers. In this paper, we present a new calibration scheme for optical tweezers including stiffness and position calibrations. In our system, acousto-optic deflectors (AODs) are used as laser beam manipulating component. The AODs are controlled by a field programmable gate array (FPGA) connected to a computer using universal serial bus (USB) communication mode. Our results agree well with the present theory and other experimental results. 展开更多
关键词 Computer control systems Computer networks field programmable gate arrays (FPGA) Logic gates Optical instruments Optical sensors STIFFNESS
原文传递
Resonance Characteristics of Piezoelectric Resonator Based on Digital Driving Circuit of Field-Programmable Gate Array 被引量:2
13
作者 WANG Zhenyu WU Xiaosheng SHU Shengzhu 《Journal of Shanghai Jiaotong university(Science)》 EI 2019年第1期1-6,共6页
Piezoelectric resonators are widely used in frequency reference devices, mass sensors, resonant sensors(such as gyros and accelerometers), etc. Piezoelectric resonators usually work in a special resonant mode. Obtaini... Piezoelectric resonators are widely used in frequency reference devices, mass sensors, resonant sensors(such as gyros and accelerometers), etc. Piezoelectric resonators usually work in a special resonant mode. Obtaining working resonant mode with high quality is key to improve the performance of piezoelectric resonators. In this paper, the resonance characteristics of a rectangular lead zirconium titanate(PZT) piezoelectric resonator are studied. On the basis of the field-programmable gate array(FPGA) embedded system, direct digital synthesizer(DDS) and automatic gain controller(AGC) are used to generate the driving signals with precisely adjustable frequency and amplitude. The driving signals are used to excite the piezoelectric resonator to the working vibration mode. The influence of the connection of driving electrodes and voltage amplitude on the vibration of the resonator is studied. The quality factor and vibration linearity of the resonator are studied with various driving methods mentioned in this paper. The resonator reaches resonant mode at 330 kHz by different driving methods.The relationship between resonant amplitude and driving signal amplitude is linear. The quality factor reaches over 150 by different driving methods. The results provide a theoretical reference for the efficient excitation of the piezoelectric resonator. 展开更多
关键词 PIEZOELECTRIC resonators RESONANT mode quality FACTOR LINEARITY field-programmable gate array(FPGA)
原文传递
Implementation of Dynamic Matrix Control on Field Programmable Gate Array
14
作者 兰建 李德伟 +1 位作者 杨楠 席裕庚 《Journal of Shanghai Jiaotong university(Science)》 EI 2011年第4期441-446,共6页
High performance computer is often required by model predictive control(MPC) systems due to the heavy online computation burden.To extend MPC to more application cases with low-cost computation facilities, the impleme... High performance computer is often required by model predictive control(MPC) systems due to the heavy online computation burden.To extend MPC to more application cases with low-cost computation facilities, the implementation of MPC controller on field programmable gate array(FPGA) system is studied.For the dynamic matrix control(DMC) algorithm,the main design idea and the implemental strategy of DMC controller are introduced based on a FPGA’s embedded system.The performance tests show that both the computation efficiency and the accuracy of the proposed controller can be satisfied due to the parallel computing capability of FPGA. 展开更多
关键词 model predictive control(MPC) dynamic matrix control(DMC) quadratic programming(QP) active set programmable logic device field programmable gate array(FPGA)
原文传递
一种基于新型真随机数发生器的大数据加密方法 被引量:1
15
作者 朱金坛 《微型电脑应用》 2024年第2期184-187,共4页
为了解决大数据安全性不足的问题,在现场可编程门列阵的基础上,设计了一种融合了链式振荡环、触发器阵列以及异或门阵列的改进大数据加密方法。然后通过与L8M-LBE、R2S-LBE进行对比实验的方式对该方法进行验证。实验结果表明,改进加密... 为了解决大数据安全性不足的问题,在现场可编程门列阵的基础上,设计了一种融合了链式振荡环、触发器阵列以及异或门阵列的改进大数据加密方法。然后通过与L8M-LBE、R2S-LBE进行对比实验的方式对该方法进行验证。实验结果表明,改进加密方法的NIST测试通过率为97.5%,优于传统真随机数发生器。在加密硬件吞吐率测试方面,改进加密方法的吞吐率为1983.3 Mbps,优于L8M-LBE与R2S-LBE。实验结果证明改进后的真随机数发生器加密性能得到了极高的提升,能够为大数据加密安全提供一个新的思路。 展开更多
关键词 大数据安全 真随机发生器 现场可编程门列阵 加密
下载PDF
基于最优模平方模块的二进制域模逆架构
16
作者 王卫江 蒋宇杰 +2 位作者 张靖奇 郝越 党华 《北京理工大学学报》 EI CAS CSCD 北大核心 2024年第12期1310-1316,共7页
基于Itoh-Tsujii algorithm(ITA)算法,提出了一种具有级联模平方模块的新型低延迟架构,并推导出了该架构的时钟周期延迟,级联模平方模块的复杂度可以通过矩阵重量进行评估.采用可移动的内部流水线层级来优化关键路径.使用Virtex-7 FPGA... 基于Itoh-Tsujii algorithm(ITA)算法,提出了一种具有级联模平方模块的新型低延迟架构,并推导出了该架构的时钟周期延迟,级联模平方模块的复杂度可以通过矩阵重量进行评估.采用可移动的内部流水线层级来优化关键路径.使用Virtex-7 FPGA平台进行实验,分别给出了对于GF(2163)、GF(2283)和GF(2571)三个二进制域上的最优模平方模块(optimal exponentiation blocks,OEBs).此外,为了便于比较,在Virtex-4 FPGA平台进行了测试,并与现有研究成果进行了对比.结果显示,基于OEBs的架构性能具有显著的提升,本文架构在3个域中的延迟相较于现有研究分别至少具有9.09%,10.81%以及428.95%的提升. 展开更多
关键词 椭圆曲线密码学 二进制域模逆 Itoh-Tsujii算法 现场可编程门阵列
下载PDF
基于片上系统的可配置卷积神经网络加速器的设计与实现
17
作者 张立国 杨红光 +1 位作者 金梅 申前 《高技术通讯》 CAS 北大核心 2024年第7期744-754,共11页
针对现阶段卷积神经网络(CNN)加速器的设计只能部署在单一现场可编程门阵列(FPGA)平台、不支持硬件平台升级迭代的问题,设计了一种基于片上系统(SoC)的可配置CNN加速器。该加速器具备以下2个特点:(1)在电路设计中将数据位宽、中间缓存... 针对现阶段卷积神经网络(CNN)加速器的设计只能部署在单一现场可编程门阵列(FPGA)平台、不支持硬件平台升级迭代的问题,设计了一种基于片上系统(SoC)的可配置CNN加速器。该加速器具备以下2个特点:(1)在电路设计中将数据位宽、中间缓存空间大小、乘法器阵列(MAC)并行度作为一种可选配置参数,通过调整资源使用量,使得该加速器能够适配不同FPGA硬件;(2)提出了动态数据复用的策略,通过对比数据传输过程中不同复用方式下的总参数量差异,动态地选择复用方法,以减少数据传输的等待时间,提高乘法器阵列利用率。该方案在ZCU104板卡上进行了实验,实验结果表明,当数据位宽选择8、乘法器阵列并行度选择1024、核心运算模块工作在180 MHz时,卷积运算阵列峰值吞吐量为180 GOPs,功耗为3.75 W,能效比达到47.97 GOPs·W^(-1),对于VGG16网络,其卷积层的平均乘法器阵列利用率达到84.37%。 展开更多
关键词 卷积神经网络(CNN) 现场可编程门阵列(FPGA) CNN加速器 可配置 异构加速
下载PDF
基于图像处理的电路板缺陷检测系统设计
18
作者 张立国 雷璇瑞 +2 位作者 金梅 吴文哲 宋炳豪 《高技术通讯》 CAS 北大核心 2024年第2期209-217,共9页
针对传统电路板缺陷检测多为人工检测、速度较慢且成本较高的问题,本文研究设计了一款以图像处理为基础、利用现场可编程门阵列(FPGA)实现对电路板缺陷准确、高速的检测系统。在传统图像增强算法的基础上提出一种针对不同图像信息采用... 针对传统电路板缺陷检测多为人工检测、速度较慢且成本较高的问题,本文研究设计了一款以图像处理为基础、利用现场可编程门阵列(FPGA)实现对电路板缺陷准确、高速的检测系统。在传统图像增强算法的基础上提出一种针对不同图像信息采用不同感兴趣区间的方法,增强效果显著;为减少电路板上标识字样对匹配算法计算速度的影响,提出一种去除丝印算法,将电路板上多余的标识字样取消,减少图像匹配的计算量,加快检测的速度;在传统绝对误差和算法(SAD)模板匹配算法的基础上采用去平均值法计算图像信息,减小光照变化带来的影响;将传统2算子Sobel边缘检测扩展到8算子边缘检测,边缘信息更加明显清晰。采用FPGA作为硬件平台,在Vivado开发环境下实现Verilog HDL硬件逻辑语言,下载到FPGA中实现。实验结果表明,系统的平均检测精度为98.53%,检测单张电路板的时间为8.204 s。本系统设计在检测精度和速度上都有明显提升,且造价成本低。 展开更多
关键词 图像处理 缺陷检测 去除丝印 模板匹配 现场可编程门阵列(FPGA)
下载PDF
基于现场可编程门阵列的水果识别系统设计
19
作者 金梅 曾欣 +2 位作者 张立国 冯景瑞 吴文哲 《高技术通讯》 CAS 北大核心 2024年第6期616-623,共8页
针对目前大多数水果识别系统实时性差和成本较高的问题,本文提出一种基于现场可编程门阵列(FPGA)的水果识别系统。整体硬件设计包含图像采集、检测识别和显示模块。软件部分通过图像采集平台将水果图像存储至双倍数据率同步动态随机存储... 针对目前大多数水果识别系统实时性差和成本较高的问题,本文提出一种基于现场可编程门阵列(FPGA)的水果识别系统。整体硬件设计包含图像采集、检测识别和显示模块。软件部分通过图像采集平台将水果图像存储至双倍数据率同步动态随机存储器(DDR3)控制模块,进行图像灰度化处理,并创造性地提出背景帧差法对水果图像进行分割。通过融合水果颜色和几何特征,实现对水果数量、颜色和种类的识别。整个水果识别系统在不同光照下对常见水果进行了测试。实验结果表明,水果平均识别准确率达到93.25%,识别速度约为16.67 ms,FPGA硬件资源消耗率仅占28.02%,可以满足实时性需求。 展开更多
关键词 水果识别 背景帧差法 图像处理 现场可编程门阵列(FPGA)
下载PDF
基于回波幅值信号的医用超声探头性能快速检测系统的研制
20
作者 杨林 胡海洋 陆阳 《中国医疗设备》 2024年第2期39-44,共6页
目的研制一套基于回波幅值信号的医用超声探头阵元快速检测系统,用以对超声探头性能进行评估与质量控制。方法运用现场可编程门阵列作为系统主控制芯片,以控制系统内部集成的电脉冲激励信号源,进而激励医用超声探头的阵元。阵元振动后... 目的研制一套基于回波幅值信号的医用超声探头阵元快速检测系统,用以对超声探头性能进行评估与质量控制。方法运用现场可编程门阵列作为系统主控制芯片,以控制系统内部集成的电脉冲激励信号源,进而激励医用超声探头的阵元。阵元振动后产生超声波并在遇到空气后反射。基于超声脉冲回波测试方法,以回波幅值为主要检测参数,实现对超声探头阵元工作状态的检测与评估。结果选取同型号不同使用年限及故障状态的探头进行系统测试,并与所成超声图像进行对比:全新完好探头的回波幅值信号范围为550~575 mV,整体误差小于0.5 dB;使用1年的探头回波幅值信号范围为550~590 mV,较全新探头整体误差低0.6 dB左右;使用3年的探头回波幅值信号中存在十多个3 dB、6 dB及个别10 dB等不同程度的衰减;故障探头中存在三十多个成片连续衰减10 dB阵元。探头衰减位置及程度与所成超声图像缺损位置及程度相对应。结论本系统具有灵敏度高、稳定性好、操作简单快速等特点,在超声探头阵元性能评估方面具有很强的实际应用和推广价值。 展开更多
关键词 超声探头 损耗程度 快速检测 现场可编程门阵列 自动化系统设计
下载PDF
上一页 1 2 181 下一页 到第
使用帮助 返回顶部