期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
LOW-POWER SURVIVOR MEMORY ARCHITECTURE FOR DFSE IN 1000BASE-T TRANSCEIVER
1
作者 Qiu Bingsen 《Journal of Electronics(China)》 2014年第2期92-99,共8页
A novel approach to survivor memory unit of Decision Feedback Sequence Estimator(DFSE) for 1000BASE-T transceiver based on hybrid architecture of the classical register-exchange and trace-back methods is proposed.The ... A novel approach to survivor memory unit of Decision Feedback Sequence Estimator(DFSE) for 1000BASE-T transceiver based on hybrid architecture of the classical register-exchange and trace-back methods is proposed.The proposed architecture is investigated with special emphasis on low power and small decoder latency,in which a dedicated register-exchange module is designed to provide tentative survivor symbols with zero latency,and a high-speed trace back logic is presented to meet the tight latency budget specified for 1000BASE-T transceiver.Furthermore,clock-gating register banks are constructed for power saving.VLSI implementation reveals that,the proposed architecture provides about 40% savings in power consumption compared to the traditional register-exchange architecture. 展开更多
关键词 Survivor memory unit Register exchange Trace back decision Feedback sequence Estimator(DFSE) 1000BASE-T
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部