期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Short locking time and low jitter phase-locked loop based on slope charge pump control
1
作者 郭仲杰 刘佑宝 +2 位作者 吴龙胜 汪西虎 唐威 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第10期79-85,共7页
A novel structure of a phase-locked loop (PLL) characterized by a short locking time and low jitter is presented, which is realized by generating a linear slope charge pump current dependent on monitoring the output... A novel structure of a phase-locked loop (PLL) characterized by a short locking time and low jitter is presented, which is realized by generating a linear slope charge pump current dependent on monitoring the output of the phase frequency detector (PFD) to implement adaptive bandwidth control. This improved PLL is created by utilizing a fast start-up circuit and a slope current control on a conventional charge pump PLL. First, the fast start-up circuit is enabled to achieve fast pre-charging to the loop filter. Then, when the output pulse of the PFD is larger than a minimum value, the charge pump current is increased linearly by the slope current control to ensure a shorter locking time and a lower jitter. Additionally, temperature variation is attenuated with the temperature compensation in the charge pump current design. The proposed PLL has been fabricated in a kind of DSP chip based on a 0.35 μm CMOS process. Comparing the characteristics with the classical PLL, the proposed PLL shows that it can reduce the locking time by 60% with a low peak-to-peak jitter of 0.3% at a wide operation temperature range. 展开更多
关键词 phase-locked loop loop bandwidth phase margin phase frequency detector slope charge pump current
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部