期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
Influence of layout parameters on snapback characteristic for a gate-grounded NMOS device in 0.13-μm silicide CMOS technology 被引量:4
1
作者 姜玉稀 李娇 +2 位作者 冉峰 曹家麟 杨殿雄 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第8期82-89,共8页
Gate-grounded NMOS (GGNMOS) devices with different device dimensions and layout floorplans have been designed and fabricated in 0.13-μm silicide CMOS technology. The snapback characteristics of these GGN-MOS device... Gate-grounded NMOS (GGNMOS) devices with different device dimensions and layout floorplans have been designed and fabricated in 0.13-μm silicide CMOS technology. The snapback characteristics of these GGN-MOS devices are measured using the transmission line pulsing (TLP) measurement technique. The relationships between snapback parameters and layout parameters are shown and analyzed. A TCAD device simulator is used to explain these relationships. From these results, the circuit designer can predict the behavior of the GGNMOS devices under high ESD current stress, and design area-efficient ESD protection circuits to sustain the required ESD level. Optimized layout rules for ESD protection in 0.13-μm silicide CMOS technology are also presented. 展开更多
关键词 electrostatic discharge gate-grounded NMOS snapback characteristic layout parameters
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部