期刊文献+
共找到12篇文章
< 1 >
每页显示 20 50 100
Design of quaternary logic circuits based on source-coupled logic
1
作者 吴海霞 屈晓楠 +2 位作者 蔡起龙 夏乾斌 仲顺安 《Journal of Beijing Institute of Technology》 EI CAS 2013年第1期49-54,共6页
In order to improve the performance of arithmetic very large-scale integration (VLSI) sys- tem, a novel structure of quaternary logic gates is proposed based on multiple-valued current mode (MVCM) by using dynamic... In order to improve the performance of arithmetic very large-scale integration (VLSI) sys- tem, a novel structure of quaternary logic gates is proposed based on multiple-valued current mode (MVCM) by using dynamic source-coupled logic (SCL). Its key components, the comparator and the output generator are both based on differential-pair circuit (DPC), and the latter is constructed by using the structure of DPC trees. The pre-charge evaluates logic style makes a steady current flow cut off, thereby greatly saving the power dissipation. The combination of multiple-valued source- coupled logic and differential-pair circuit makes it lower power consumption and more compact. The performance is evaluated by HSPICE simulation with 0.18 ~m CMOS technology. The power dissipa- tion, transistor numbers and delay are superior to corresponding binary CMOS implementation. Mul- tiple-valued logic will be the potential solution for the high performance arithmetic VLSI system in the future. 展开更多
关键词 multiple-valued logic multiple-valued current mode source-coupled logic scl cir-cuit
下载PDF
Leakage Reduction Using DTSCL and Current Mirror SCL Logic Structures for LP-LV Circuits
2
作者 Sanjeev Rai Ram Awadh Mishra Sudarshan Tiwari 《Circuits and Systems》 2013年第1期20-28,共9页
This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the perfo... This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the performance of these structures with STSCL (Sub-threshold SCL). The first design under consideration is DTPMOS as load device which analyses the performance of Dynamic Threshold SCL (DTSCL) Logic with previous source coupled logic for ultra low power operation. DTSCL circuits exhibit a better power-delay Performance compared with the STSCL Logic. It can be seen that the proposed circuit provides 56% reduction in power delay product. The second design under consideration uses basic current mirror active load device to provide required voltage swing. Current mirror source coupled logic (CMSCL) can be used for high speed operation. The advantage of this design is that it provides 54% reduction in power delay product over conventional STSCL. The main drawback of this design is that it provides a higher power dissipation compared to other source coupled logic structures. The proposed circuit provides lower sensitivity to temperature and power supply variation, with a superior control over power dissipation. Measurements of test structures simulated in 0.18 μm CMOS technology shows that the proposed DTSCL logic concept can be utilized successfully for bias currents as low as 1 pA. Measurements show that existing standard cell libraries offer a good solution for ultra low power SCL circuits. Cadence Virtuoso schematic editor and Spectre Simulation tools have been used. 展开更多
关键词 CMOS Integrated CIRCUITS CMOS logic Circuit Dynamic Threshold MOS (DTMOS) Power-Delay Product source-coupled logic (scl) SUB-THRESHOLD CMOS SUB-THRESHOLD scl Ultra-Low-Power CIRCUITS Weak Inversion LP-LV(Low Power-Low Voltage)
下载PDF
1990年代后大学生心理健康现状调查及分析——以湖南省衡阳市南华大学为例 被引量:11
3
作者 宋海燕 宋海霞 +1 位作者 宋海辉 熊曼丽 《曲阜师范大学学报(自然科学版)》 CAS 2016年第2期101-104,共4页
该研究通过随机抽取湖南省衡阳市南华大学800名1990年代后在校学生进行问卷调研并运用症状自评量表SCL-90进行调查和分析.结果显示:南华大学学生心理健康检出率为22.63%,其中强迫、抑郁、焦虑、偏执、人际关系是大学生存在的主要心理问... 该研究通过随机抽取湖南省衡阳市南华大学800名1990年代后在校学生进行问卷调研并运用症状自评量表SCL-90进行调查和分析.结果显示:南华大学学生心理健康检出率为22.63%,其中强迫、抑郁、焦虑、偏执、人际关系是大学生存在的主要心理问题,且明显高于全国青年组SCL-90常模(P<0.01).基于南华大学学生心理健康现状,我们认为有针对性的加强地方高校大学生心理健康教育对他们的综合素质提高具有现实意义. 展开更多
关键词 地方高校 大学生 心理健康 scl-90
下载PDF
基于PLC的鼓风机防喘振控制系统 被引量:9
4
作者 黄丽梅 李鸣 张宇 《电气传动》 北大核心 2012年第8期73-76,共4页
为确保鼓风机安全、稳定地运行,设计了一套基于PLC的双重化冗余防喘振控制系统。该系统以某石化公司硫磺回收装置中鼓风机的控制过程为背景,分析了鼓风机发生喘振的原因。同时,重点介绍了防喘振控制系统的硬件配置,防喘振控制器的原理,... 为确保鼓风机安全、稳定地运行,设计了一套基于PLC的双重化冗余防喘振控制系统。该系统以某石化公司硫磺回收装置中鼓风机的控制过程为背景,分析了鼓风机发生喘振的原因。同时,重点介绍了防喘振控制系统的硬件配置,防喘振控制器的原理,以及防喘振控制线的设计。最后,在CFC+SCL编程语言的基础上,实现了鼓风机的防喘振控制策略与逻辑组态编程。 展开更多
关键词 硫磺回收装置 鼓风机 PLC 双重化冗余 结构化控制语言 防喘振控制
下载PDF
基于PLC的预测PI算法的封装 被引量:1
5
作者 张浩 任正云 +2 位作者 冯雪 王成 汪文斌 《石油化工自动化》 CAS 2020年第6期24-27,共4页
PID控制器结构简单,参数易于整定,但面对被控对象存在很大的延时性,即系统滞后时间与时间常数大于1时,PID控制器存在控制效果不佳的现象;提出了一种基于预测PI控制算法的控制策略,并且使用SCL语言将预测PI控制算法封装在西门子PLC中,结... PID控制器结构简单,参数易于整定,但面对被控对象存在很大的延时性,即系统滞后时间与时间常数大于1时,PID控制器存在控制效果不佳的现象;提出了一种基于预测PI控制算法的控制策略,并且使用SCL语言将预测PI控制算法封装在西门子PLC中,结果显示能够有效解决系统大惯性、大滞后带来的问题。 展开更多
关键词 大滞后 预测PI算法 可编程控制器 scl语言
下载PDF
一种应用于GNSS接收机的新型低功耗高速预分频 被引量:1
6
作者 于云丰 马成炎 叶甜春 《电子与信息学报》 EI CSCD 北大核心 2010年第7期1752-1755,共4页
该文设计了一款应用于全球卫星导航系统(GNSS)接收机射频芯片的基于新型源耦合锁存器结构的预分频,用于产生接收机所需要的本振信号。与传统的静态源耦合逻辑锁存器相比,新结构引入一个钟控晶体管,可实现在采样期间减小锁存器的时间常数... 该文设计了一款应用于全球卫星导航系统(GNSS)接收机射频芯片的基于新型源耦合锁存器结构的预分频,用于产生接收机所需要的本振信号。与传统的静态源耦合逻辑锁存器相比,新结构引入一个钟控晶体管,可实现在采样期间减小锁存器的时间常数,有效地提高了最高工作频率,并且扩展了工作频率范围。通过建立一个简单但有效的小信号模型,新结构的优点被详细阐述。实验结果显示,该预分频最高频率可达6.9GHz,消耗电流仅为1.2mA。该预分频在0.18μmCMOS工艺上实现,已成功应用于GNSS接收机射频芯片中。 展开更多
关键词 全球卫星导航系统 源耦合逻辑 预分频 本振
下载PDF
基于加权递推滤波模糊算法的工艺风力控制 被引量:3
7
作者 尹嘉娃 戴石良 +2 位作者 张振峰 马臣 何广言 《信息与电子工程》 2011年第3期393-398,共6页
针对工艺风力控制系统存在的问题,提出了一种新的模糊控制算法。该算法采用离线计算与在线查表结合加权递推平均滤波的方式,运算量小,既具有传统比例-积分-微分(PID)的控制经验的优点,也有模糊控制的自适应性,还能克服输出模糊量变化时... 针对工艺风力控制系统存在的问题,提出了一种新的模糊控制算法。该算法采用离线计算与在线查表结合加权递推平均滤波的方式,运算量小,既具有传统比例-积分-微分(PID)的控制经验的优点,也有模糊控制的自适应性,还能克服输出模糊量变化时控制量的跳变。通过实践证明,该算法具有响应快、超调小、稳态精确度高、抗干扰和自适应能力强等优点,并明显减少了风压和流量的超调量以及调节时间,降低超调量至少1.2%,减少调节时间至少1.3 s,对于工程技术人员如何利用PLC实现高级控制方法具有较好的指导意义。 展开更多
关键词 工艺风力 模糊控制 加权滤波 可编程序控制器 结构化控制语言
下载PDF
2.4GHz动态CMOS分频器的设计 被引量:4
8
作者 韩波 唐广 《国外电子元器件》 2006年第1期15-17,共3页
对现阶段的主流高速CMOS分频器进行分析和比较,在此基础上设计一种采用TSPC(truesinglephaseclock)和E-TSPC(extendedTSPC)技术的前置双模分频器电路。该分频器大大提高了工作频率,采用0.6μmCMOS工艺参数进行仿真的结果表明,在5V电源... 对现阶段的主流高速CMOS分频器进行分析和比较,在此基础上设计一种采用TSPC(truesinglephaseclock)和E-TSPC(extendedTSPC)技术的前置双模分频器电路。该分频器大大提高了工作频率,采用0.6μmCMOS工艺参数进行仿真的结果表明,在5V电源电压下,最高频率达到3GHz,功耗仅为8mW。 展开更多
关键词 锁相环 双模前置分频器 源极耦合逻辑 单相时钟 扩展单相时钟
下载PDF
A High-Speed Dual Modulus Prescaler Using 0.25 μm CMOS Technology
9
作者 杨文荣 曹家麟 +1 位作者 冉峰 王健 《Journal of Shanghai University(English Edition)》 CAS 2004年第3期342-347,共6页
A high-speed dual-modulus divide-by-32/33 prescaler has been developed using 0.25 μm CMOS technology. The source-coupled logic (SCL) structure is used to reduce the switching noise and to ameliorate the power-speed t... A high-speed dual-modulus divide-by-32/33 prescaler has been developed using 0.25 μm CMOS technology. The source-coupled logic (SCL) structure is used to reduce the switching noise and to ameliorate the power-speed tradeoff. The proposed prescaler can operate at high frequency with a low-power consumption. Based on the 2.5 V, 0.25 μm CMOS model, simulation results indicate that the maximum input frequency of the prescaler is up to 3.2 GHz. Running at 2.5 V, the circuit consumes only 4.6 mA at an input frequency 2.5 GHz. 展开更多
关键词 CMOS PRESCALER source-coupled logic(scl) phase-locked loop(PLL).
下载PDF
A 7-27 GHz DSCL divide-by-2 frequency divider
10
作者 郭婷 李智群 +1 位作者 李芹 王志功 《Journal of Semiconductors》 EI CAS CSCD 2012年第10期92-96,共5页
This paper presents the design and analysis of a high speed broadband divide-by-2 frequency divider. The proposed divider is a dynamic source-coupled logic(DSCL) structure formed with two dynamic-loading master-slav... This paper presents the design and analysis of a high speed broadband divide-by-2 frequency divider. The proposed divider is a dynamic source-coupled logic(DSCL) structure formed with two dynamic-loading master-slave D latches,which enables high frequency operation and low power consumption.This divider exhibits a wide locking range from 7-27 GHz and the minimum power consumption is only 1.22 mW from a 1.2 V supply.The input sensitivity is as low as -25.4 dBm across the operating frequency range.This chip occupies 685×430μm^2 area with two on-chip spiral inductors in 90 nm CMOS process. 展开更多
关键词 BROADBAND frequency divider dynamic source-coupled logic dynamic-loading input-sensitivity CMOS
原文传递
An improved fully integrated,high-speed,dual-modulus divider
11
作者 孙峥 徐勇 +3 位作者 马光彦 石会 赵斐 林莹 《Journal of Semiconductors》 EI CAS CSCD 2014年第11期125-129,共5页
A fully integrated 2n/2n+1 dual-modulus divider in GHz frequency range is presented. The improved structure can make all separated logic gates embed into correlative D flip-flops completely. In this way, the complex ... A fully integrated 2n/2n+1 dual-modulus divider in GHz frequency range is presented. The improved structure can make all separated logic gates embed into correlative D flip-flops completely. In this way, the complex logic functions can be performed with a minimum number of devices and with maximum speed, so that lower power consumption and faster speed are obtained. In addition, the low-voltage bandgap reference needed by the frequency divider is specifically designed to provide a 1.0 V output. According to the design demand, the circuit is fabricated in 0.18 μm standard CMOS process, and the measured results show that its operating frequency range is 1.1- 2.5 GHz. The dual-modulus divider dissipates 1.1 mA from a 1.8 V power supply. The temperature coefficient of the reference voltage circuit is 8.3 ppm/℃ when the temperature varies from -40 to + 125 ℃. By comparison, the dual-modulus divide designed in this paper can possess better performance and flexibility. 展开更多
关键词 fully-integrated dual-modulus divider source-coupled logic (scl bandgap reference
原文传递
A low-power CMOS frequency synthesizer for GPS receivers 被引量:2
12
作者 于云丰 乐建连 +3 位作者 肖时茂 庄海孝 马成炎 叶甜春 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第6期137-141,共5页
A low-power frequency synthesizer for GPS/Galileo L1/E1 band receivers implemented in a 0.18μm CMOS process is introduced.By adding clock-controlled transistors at latch outputs to reduce the time constant at sensing... A low-power frequency synthesizer for GPS/Galileo L1/E1 band receivers implemented in a 0.18μm CMOS process is introduced.By adding clock-controlled transistors at latch outputs to reduce the time constant at sensing time,the working frequency of the high-speed source-coupled logic prescaler supplying quadrature local oscillator signals has been increased,compared with traditional prescalers.Measurement results show that this synthesizer achieves an in-band phase noise of-87 dBc/Hz at 15 kHz offset,with spurs less than-65 dBc.The whole synthesizer consumes 6 mA in the case of a 1.8 V supply,and its core area is 0.6 mm;. 展开更多
关键词 frequency synthesizer GPS CMOS PLL source-coupled logic prescaler
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部