期刊文献+
共找到1,320篇文章
< 1 2 66 >
每页显示 20 50 100
Design of Down Scalers in Mixed-Signal GHz Frequency Synthesizer 被引量:1
1
作者 徐勇 王志功 +3 位作者 仇应华 李智群 胡庆生 闵锐 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第9期1711-1715,共5页
An optimized method is presented to design the down scalers in a GHz frequency synthesizer. The down scalers are comprised of dual modulus prescaler (DMP) and programmable & pulse swallow divider,different methods ... An optimized method is presented to design the down scalers in a GHz frequency synthesizer. The down scalers are comprised of dual modulus prescaler (DMP) and programmable & pulse swallow divider,different methods of high frequency analog circuit and digital logical synthesis are adopted respectively. Using a DMP high speed, lower jitter and lower power dissipation are obtained,and output frequency of 133.0MHz of the DMP working at divide-by-8 shows an RMS jitter less than 2ps. The flexibility and reusability of the progrs, mmable divider is high;its use could be extended to many complicated frequency synthesizers. By comparison,it is a better design on performance of high-frequency circuit and good design flexibility. 展开更多
关键词 PLL frequency synthesizer dual-modulus prescaler PROGRAMMABLE pulse swallow divider
下载PDF
A 2.4GHz Quadrature Output Frequency Synthesizer 被引量:1
2
作者 衣晓峰 方晗 +1 位作者 杨雨佳 洪志良 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第10期1910-1915,共6页
A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator ... A design and implementation for a 2.4GHz quadrature output frequency synthesizer intended for bluetooth in 0. 35μm CMOS technology are presented. A differentially controlled quadrature voltage-controlled oscillator (QVCO) is employed to generate quadrature (I/Q) signals. A second-order loop filter, with a unit gain transconductance amplifier having the performance of a third-order loop filter,is exploited for low cost. The measured spot phase noise is -106.15dBc/Hz@ 1MHz. Close-in phase noise is less than -70dBc/Hz. The synthesizer consumes 13.5mA under a 3.3V voltage supply. The core size is 1.3mm×0. 8mm. 展开更多
关键词 frequency synthesizer phase locked loop quadrature VCO phase noise BLUETOOTH
下载PDF
A CMOS Fully Integrated Frequency Synthesizer with Stability Compensation 被引量:1
3
作者 何捷 唐长文 +1 位作者 闵昊 洪志良 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第8期1524-1531,共8页
A complete closed-loop third order s-domain model is analyzed for a frequency synthesizer. Based on the model and root-locus technique, the procedure for parameters design is described, and the relationship between th... A complete closed-loop third order s-domain model is analyzed for a frequency synthesizer. Based on the model and root-locus technique, the procedure for parameters design is described, and the relationship between the process,voltage,and temperature variation of parameters and the loop stability is quantitatively analyzed. A variation margin is proposed for stability compensation. Furthermore,a simple adjustable current cell in the charge pump is proposed for additional stability compensation and a novel VCO with linear gain is adopted to limit the total variation. A fully integrated frequency synthesizer from 1 to 1.05GHz with 250kHz channel resolution is implemented to verify the methods. 展开更多
关键词 frequency synthesizer closed-loop third-order s-domain loop parameters PVT variation STABILITY variation margin
下载PDF
Key technologies of frequency-hopping frequency synthesizer for Bluetooth RF front-end
4
作者 徐勇 王志功 +3 位作者 李智群 章丽 闵锐 徐光辉 《Journal of Southeast University(English Edition)》 EI CAS 2005年第3期260-262,共3页
A scheme of a frequency-hopping frequency-synthesizer applied to a Bluetooth ratio frequency (RF) front-end is presented,and design of a voltage controlled oscillator (VCO) and dual-modulus prescaler are focused o... A scheme of a frequency-hopping frequency-synthesizer applied to a Bluetooth ratio frequency (RF) front-end is presented,and design of a voltage controlled oscillator (VCO) and dual-modulus prescaler are focused on.It is fabricated in a 0.18 μm mixed-signal CMOS (complementary metal-oxide-semiconductor transistor) process.The power dissipation of VCO is low and a stable performance is gained.The measured phase noise of VCO at 2.4 GHz is less than -114.32 dBc/Hz.The structure of the DMP is optimized and a novel D-latch integrated with "OR" logic gate is used.The measured results show that the chip can work well under a 1.8 V power supply.The power dissipation of the core part in a dual modulus prescaler is only 5.76 mW.An RMS jitter of 2 ps is measured on the output signal at 118.3 MHz.It is less than 0.02% of the clock period. 展开更多
关键词 BLUETOOTH frequency hopping frequency synthesizer voltage controlled oscillator (VCO) dualmodulus prescaler programmable divider
下载PDF
Frequency synthesizer for DRM/DAB/AM/FM RF front-end
5
作者 雷雪梅 王志功 +1 位作者 王科平 沈连丰 《Journal of Southeast University(English Edition)》 EI CAS 2013年第3期242-246,共5页
This paper describes a wideband low phase noise frequency synthesizer.It operates in the multi-band including digital radio mondiale DRM digital audio broadcasting DAB amplitude modulation AM and frequency modulation ... This paper describes a wideband low phase noise frequency synthesizer.It operates in the multi-band including digital radio mondiale DRM digital audio broadcasting DAB amplitude modulation AM and frequency modulation FM .In order to cover the signals of the overall frequencies a novel frequency planning and a new structure are proposed. A wide-band low-phase-noise low-power voltage-control oscillator VCO and a high speed wide band high frequency division ratio pulse swallow frequency divider with a low power consumption are presented.The monolithic DRM/DAB/AM/FM frequency synthesizer chip is also fabricated in a SMIC's 0.18-μm CMOS process.The die area is 1 425 μm ×795 μm including the test buffer and pads. The measured results show that the VCO operating frequency range is from 2.22 to 3.57 GHz the measured phase noise of the VCO is 120.22 dBc/Hz at 1 MHz offset the pulse swallow frequency divider operation frequency is from 0.9 to 3.4 GHz.The phase noise in the phase-locked loop PLL is-59.52 dBc/Hz at 10 kHz offset and fits for the demand of the DRM/DAB/AM/FM RF front-end. The proposed frequency synthesizer consumes 47 mW including test buffer under a 1.8 V supply. 展开更多
关键词 frequency synthesizer wideband voltage-controloscillator pulse swallow frequency divider low phase noise
下载PDF
A wideband low-phase-noise LC VCO for DRM/DAB frequency synthesizer
6
作者 雷雪梅 王志功 王科平 《Journal of Southeast University(English Edition)》 EI CAS 2010年第4期528-531,共4页
The wideband CMOS voltage-controlled oscillator(VCO)with low phase noise and low power consumption is presented for a DRM/DAB(digital radio mondiale and digital audio broadcasting)frequency synthesizer.In order to... The wideband CMOS voltage-controlled oscillator(VCO)with low phase noise and low power consumption is presented for a DRM/DAB(digital radio mondiale and digital audio broadcasting)frequency synthesizer.In order to obtain a wide band and a large tuning range,a parallel switched capacitor bank is added in the LC tank.The proposed VCO is implemented in SMIC 0.18-μm RF CMOS technology and the chip area is 750 μm×560 μm,including the test buffer circuit and the pads.Measured results show that the tuning range is 44.6%;i.e.,the frequency turning range is from 2.27 to 3.57 GHz.The measured phase noise is-122.22 dBc/Hz at a 1 MHz offset from the carrier.The maximum power consumption of the core part is 6.16 mW at a 1.8 V power supply. 展开更多
关键词 CMOS voltage-controlled oscillator switched capacitor bank MOS varactors WIDEBAND low phase noise DRM/DAB frequency synthesizer
下载PDF
A Novel Method to Compensate the Sigma-Delta Shaped Noise for Wide Band Fractional-N Frequency Synthesizers 被引量:1
7
作者 石浩 刘军华 +3 位作者 张国艳 廖怀林 黄如 王阳元 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第4期646-652,共7页
A novel method to partially compensate sigma-delta shaped noise is proposed. By injecting the compensation current into the passive loop filter during the delay time of the phase frequency detector(PFD),a maximum re... A novel method to partially compensate sigma-delta shaped noise is proposed. By injecting the compensation current into the passive loop filter during the delay time of the phase frequency detector(PFD),a maximum reduction of the phase noise by about 16dB can be achieved. Compared to other compensation methods,the technique proposed here is relatively simple and easy to implement. Key building blocks for realizing the noise cancellation,including the delay variable PFD and compensation current source, are specially designed. Both the behavior level and circuit level simulation results are presented. 展开更多
关键词 charge pump frequency synthesizer noise compensation phase frequency detector phase noise sigma-delta modulator
下载PDF
A Σ-Δ Fractional-N PLL Frequency Synthesizer with AFC for SRD Applications 被引量:1
8
作者 章华江 胡康敏 洪志良 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第7期1298-1304,共7页
A fractional-N frequency synthesizer for 433/868MHz SRD applications is implemented in a 0.3μm CMOS process. A wide-band VCO and an AFC are used to cover the desired bands. A 3bit third order sigma-delta modulator is... A fractional-N frequency synthesizer for 433/868MHz SRD applications is implemented in a 0.3μm CMOS process. A wide-band VCO and an AFC are used to cover the desired bands. A 3bit third order sigma-delta modulator is adopted to reduce the out-band phase noise. The measurements show a VCO tuning range from 1.31 to 1.88GHz with AFC working correctly,an out-band phase noise of -139dBc/Hz at 3MHz offset frequency, and a fractional spur of less than - 60dBc. The chip area is 1.5mm × 1.2mm and the total current dissipation including LO buffers is 19mA from a single 3.0V supply voltage. 展开更多
关键词 short range device phase locked loop adaptive frequency calibration frequency synthesizer SIGMA-DELTA
下载PDF
Digital Coarse Tuning Loop for Wide-Band Fast-Settling Dual-Loop Frequency Synthesizers
9
作者 刘军华 廖怀林 +2 位作者 殷俊 黄如 张兴 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第11期1911-1917,共7页
A new coarse tuning loop for a wide-band dual-loop frequency synthesizer is presented. The coarse tuning structure is composed of two digital modules, including a successive approximation register and a frequency comp... A new coarse tuning loop for a wide-band dual-loop frequency synthesizer is presented. The coarse tuning structure is composed of two digital modules, including a successive approximation register and a frequency comparator with a novel structure. The frequency comparator counts the prescaler cycles within a certain reference time and compares the number with preset data to estimate the VCO frequency. The frequency comparison error is analyzed in detail. Within a given coarse tuning time,our proposed structure shows a comparison error 20 times smaller than that of other reported structures. This structure also reuses the programmable divider as a part of the coarse tuning loop so that the circuit is greatly simplified. 展开更多
关键词 WIDE-BAND coarse tuning loop frequency synthesizer voltage-controlled oscillator
下载PDF
A 1-GHz Charge Pump PLL Frequency Synthesizer for IEEE 1394b PHY 被引量:2
10
作者 Jin-Yue Ji Hai-Qi Liu Qiang Li 《Journal of Electronic Science and Technology》 CAS 2012年第4期319-326,共8页
The design procedure of an 1-GHz phase-locked loop (PLL)-based frequency synthesizer used in IEEE 1394b physical (PHY) system is presented in this paper. The PLL's loop dynamics are analyzed in depth and theoreti... The design procedure of an 1-GHz phase-locked loop (PLL)-based frequency synthesizer used in IEEE 1394b physical (PHY) system is presented in this paper. The PLL's loop dynamics are analyzed in depth and theoretical relationships between all loop parameters are clearly described. All the parameters are derived and verified by Verilog-A model, which ensures the accuracy and efficiency of the circuit design and simulation. A 4-stage ring oscillator is employed to generate 1-GHz oscillation frequency and is divided into low frequency clocks by a feedback divider. The architecture is a third-order, type-2 charge pump PLL. The simulated settling time is less than 4μs. The RMS value of period jitter of the PLL's output is 2.1 ps. The PLL core occupies an area of 0.12 mm2, one fourth of which is occupied by the MiM loop capacitors. The total current consumption of the chip is 16.5 mA. The chip has been sent for fabrication in 0.13 μm complementary metal oxide semiconductor (CMOS) technology. 展开更多
关键词 frequency synthesizer Matlab mixed-signal simulation phase-locked loop Verilog-A.
下载PDF
Frequency Synthesizer of Short-Wave SFH/MFSK System
11
作者 Gan Liangcai, Bao Yongqiang(College of Electronic Information, Wuha University, Wuhan 430072, China) 《Wuhan University Journal of Natural Sciences》 EI CAS 1998年第1期71-75,共5页
The technology of DDS-driven PLL is introduced and a new scheme of frequency synthesizer which is suitable for SW SFH/MFSK System is presented in this paper. Based on the special requirement of SW communication, a mod... The technology of DDS-driven PLL is introduced and a new scheme of frequency synthesizer which is suitable for SW SFH/MFSK System is presented in this paper. Based on the special requirement of SW communication, a model of the scheme is given and the results show that the frequency synthesizer has small frequency insteval (≤0.1 Hz), short switch pierod (<200 ms) and high frequency stability as crystal oseillator. 展开更多
关键词 Key words frequency synthesizer frequency inteval switch pierod FH communication
下载PDF
A 1.2-to-1.4 GHz low-jitter frequency synthesizer for GPS application
12
作者 胡正飞 HUANG Min-di ZHANG Li 《Journal of Chongqing University》 CAS 2013年第2期97-102,共6页
A fully integrated frequency synthesizer with low jitter and low power consumption in 0.18 μm CMOS (complementary metal-oxide semiconductor) technology is proposed in this paper.The frequency synthesizer uses a novel... A fully integrated frequency synthesizer with low jitter and low power consumption in 0.18 μm CMOS (complementary metal-oxide semiconductor) technology is proposed in this paper.The frequency synthesizer uses a novel single-end gain-boosting charge pump, a differential coupled voltage controlled oscillator (VCO) and a dynamic logic phase/frequency detecor (PFD) to acquire low output jitter.The output frequency range of the frequency synthesizer is up to 1 200 MHz to 1 400 MHz for GPS (global position system) application.The post simulation results show that the phase noise of VCO is only 127.1 dBc/Hz at a 1 MHz offset and the Vp-p jitter of the frequency synthesizer output clock is 13.65 ps.The power consumption of the frequency synthesizer not including the divider is 4.8 mW for 1.8 V supply and it occupies a 0.8 mm×0.7 mm chip area. 展开更多
关键词 frequency synthesizer phase-locked loop voltage controlled oscillator phase/frequency detector charge pump
下载PDF
TDTL Based Frequency Synthesizers with Auto Sensing Technique
13
作者 Mahmoud AL-QUTAYRI Saleh AL-ARAJI Abdulrahman AL-HUMAIDAN 《International Journal of Communications, Network and System Sciences》 2009年第5期330-343,共14页
This paper presents a frequency synthesizer architecture based on the time delay digital tanlock loop (TDTL). The loop is of the first order type. The synthesizer architecture includes an adaptation mechanism to keep ... This paper presents a frequency synthesizer architecture based on the time delay digital tanlock loop (TDTL). The loop is of the first order type. The synthesizer architecture includes an adaptation mechanism to keep the complete system in lock. The mechanism uses a frequency sensing structure to control critical TDTL parameters responsible for locking. Both integer and fractional multiples of the loop reference frequency are synthesized by the new architecture. The ability of the TDTL based frequency synthesizer to respond to sudden variations in the system input frequency is studied. The results obtained indicate the proposed synthesizer has a robust performance and is capable of responding to those changes provided that they are within the bounds of its locking region. 展开更多
关键词 TIME-DELAY Tanlock LOOP frequency synthesizer Phase LOCK LOOP Indirect synthesis
下载PDF
EXACT ANALYSIS OF SPURIOUS SIGNALS IN DIRECT DIGITAL FREQUENCY SYNTHESIZERS DUE TO AMPLITUDE QUANTIZATION
14
作者 Tian Xinguang Zhang Eryang 《Journal of Electronics(China)》 2009年第4期448-455,共8页
Amplitude quantization is one of the main sources of spurious noise frequencies in Direct Digital Frequency Synthesizers (DDFSs), which affect their application to many wireless telecommu- nication systems. In this pa... Amplitude quantization is one of the main sources of spurious noise frequencies in Direct Digital Frequency Synthesizers (DDFSs), which affect their application to many wireless telecommu- nication systems. In this paper, two different kinds of spurious signals due to amplitude quantization in DDFSs are exactly formulated in the time domain and detailedly compared in the frequency do- main, and the effects of the DDFS parameter variations on the spurious performance are thoroughly studied. Then the spectral properties and power levels of the amplitude-quantization spurs in the absence of phase-accumulator truncation are emphatically analyzed by waveform estimation and computer simulation, and several important conclusions are derived which can provide theoretical support for parameter choice and spurious performance evaluation in the application of DDFSs. 展开更多
关键词 Direct Digital frequency synthesizer (DDFS) SPUR Amplitude quantization Phase truncation
下载PDF
COMPARISON OF SIGMA-DELTA MODULATOR FOR FRACTIONAL-N PLL FREQUENCY SYNTHESIZER
15
作者 Mao Xiaojian Yang Huazhong Wang Hui 《Journal of Electronics(China)》 2007年第3期374-379,共6页
This paper investigates the design of digital Sigma-Delta Modulator (SDM) for fractional-N frequency synthesizer. Characteristics of SDMs are compared through theory analysis and simulation. The curve of maximum-loop-... This paper investigates the design of digital Sigma-Delta Modulator (SDM) for fractional-N frequency synthesizer. Characteristics of SDMs are compared through theory analysis and simulation. The curve of maximum-loop-bandwidth vs. maximum-phase-noise is suggested to be a new criterion to the performance of SDM,which greatly helps designers to select an appropriate SDM structure to meet their real application requirements and to reduce the cost as low as possible. A low-spur 3-order Mul-tistage Noise Shaping (MASH)-1-1-1 SDM using three 2-bit first-order cascaded modulators is proposed,which balances the requirements of tone-free and maximum operation frequency. 展开更多
关键词 FRACTIONAL-N frequency synthesizer Phase Locked Loop (PLL) Sigma-Delta Modulator(SDM)
下载PDF
A Programmable 2.4GHz CMOS Multi-Modulus Frequency Divider 被引量:1
16
作者 李志强 陈立强 +1 位作者 张健 张海英 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第2期224-228,共5页
A programmable multi-modulus frequency divider is designed and implemented in a 0. 35μm CMOS process. The multi-modulus frequency divider is a single chip with two dividers in series,which are divided by 4 or 5 presc... A programmable multi-modulus frequency divider is designed and implemented in a 0. 35μm CMOS process. The multi-modulus frequency divider is a single chip with two dividers in series,which are divided by 4 or 5 prescaler and by 128-255 multi-modulus frequency divider. In the circuit design, power and speed trade-offs are analyzed for the prescaler, and power optimization techniques are used according to the input frequency of each divider cell for the 128-255 multimodulus frequency divider. The chip is designed with ESD protected I/O PAD. The dividers chain can work as high as 2.4GHz with a single ended input signal and beyond 2.6GHz with differential input signals. The dual-modulus prescaler consumes 11mA of current while the 128-255 multi-modulus frequency divider consumes 17mA of current with a 3.3V power supply. The core area of the die without PAD is 0.65mm × 0.3mm. This programmable multi-modulus frequency divider can be used for 2.4GHz ISM band PLL-based frequency synthesizers. To our knowledge, this is the first reported multi-modulus frequency divider with this structure in China. 展开更多
关键词 PRESCALER frequency divider PROGRAMMABLE multi-modulus frequency synthesizer
下载PDF
0.18μm CMOS programmable frequency divider design for DVB-T
17
作者 胡庆生 仲建锋 何小虎 《Journal of Southeast University(English Edition)》 EI CAS 2008年第2期159-162,共4页
The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communi... The implementation of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for digital video broadcastingterrestrial (DVB-T) and other modem communication systems, is presented. By cooperating with a dual-modulus prescaler, this divider can realize an integer frequency division from 926 to 1 387. Besides the traditional standard cell design flow, such as logic synthesis, placement and routing, the interactions between front-end and back-end are also considered to optimize the design flow under deep submicron technology. By back-annotating the back-end information to front-end design, a custom wire-load model is created which is more practical compared with the default model. This divider has been fabricated in TSMC 0. 18μm CMOS technology using Artisan standard cell library. The chip area is 675 μm × 475 μm and the power consumption is about 2 mW under a 1.8 V power supply. Measurement results show that it works correctly and can realize a frequency division with high precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cell DVB-T
下载PDF
Design of 1GHz Local Oscillator with DLL -Based Frequency Multiplier Technique
18
作者 李金城 仇玉林 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2001年第8期967-970,共4页
A new method of synthesizing 1GHz based on a 0 5μm CMOS D LL is proposed,which can synthesize frequency with simple logic and amplifiers.T he designed frequency synthesizer consists of a DLL (Delay-Locked Loop) and... A new method of synthesizing 1GHz based on a 0 5μm CMOS D LL is proposed,which can synthesize frequency with simple logic and amplifiers.T he designed frequency synthesizer consists of a DLL (Delay-Locked Loop) and a b uilding block of synthesizing logic.The reference frequency input into this freq uency synthesizer is 25MHz and the synthesized frequency is 1GHz. 展开更多
关键词 DLL PLL frequency synthesizer VCDL VCO transce iver local oscillator
下载PDF
Design of 0.18 μm CMOS programmable frequency divider based on standard cells
19
作者 何小虎 胡庆生 《Journal of Southeast University(English Edition)》 EI CAS 2007年第1期31-34,共4页
The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main ... The design of a programmable frequency divider, which is one of the components of the phase-locked loop (PLL) frequency synthesizer for transmitter and receiver in IEEE 802. 11 a standard, is investigated. The main steps in very large-scale integration (VLSI) design flow such as logic synthesis, floorplan and placement & routing (P & R) are introduced. By back-annotating the back-end information to the front-end design, the custom wire-load model is created and used for optimizing the design flow under deep submicron technology. The programmable frequency divider is implemented based on Artisan TSMC (Taiwan Semicoductor Manufacturing Co. Ltd. )0. 18μm CMOS (complementary metal-oxide-semiconductor) standard cells and fabricated. The Chip area is 1 360. 5μm^2 and can work in the range of 100 to 200 MHz. The measurement results indicate that the design conforms to the frequency division precision. 展开更多
关键词 programmable frequency divider frequency synthesizer standard cells CMOS
下载PDF
新型多功能厘米波频率合成器设计
20
作者 莫馁 杨航 穆晓华 《压电与声光》 CAS 北大核心 2024年第2期171-173,共3页
该文介绍了一种新型多功能厘米波频率合成器,利用锁相倍频的方式,首次将直接数字频率合成器(DDS)输出的连续波(步进1 MHz)、常规脉冲、重频抖动、重频参差、双脉冲、捷变频信号、组变信号、二相编码和线性调频等信号搬移至0.8~18 GHz频... 该文介绍了一种新型多功能厘米波频率合成器,利用锁相倍频的方式,首次将直接数字频率合成器(DDS)输出的连续波(步进1 MHz)、常规脉冲、重频抖动、重频参差、双脉冲、捷变频信号、组变信号、二相编码和线性调频等信号搬移至0.8~18 GHz频段,外形尺寸为76 mm×70 mm×10 mm,体积约为传统类似频率综合器项目的1/20,具有工作频带宽、频率高、体积小等优点。 展开更多
关键词 频率合成器 线性调频 二相编码 宽频带 小体积
下载PDF
上一页 1 2 66 下一页 到第
使用帮助 返回顶部