期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
基于虚拟阵元冗余平均的对称嵌套MIMO雷达DOA估计 被引量:5
1
作者 张宇乐 胡国平 +2 位作者 周豪 朱明明 赵飞龙 《空军工程大学学报(自然科学版)》 CSCD 北大核心 2020年第6期79-86,共8页
针对传统算法进行DOA估计时因删除重复虚拟阵元而造成有效信息损失、估计性能不佳等问题,提出基于虚拟阵元冗余平均的对称嵌套MIMO雷达DOA估计算法。首先,将一组密布均匀线阵和一组稀疏均匀线阵分别以零点为中心对称排列,构成单基地MIM... 针对传统算法进行DOA估计时因删除重复虚拟阵元而造成有效信息损失、估计性能不佳等问题,提出基于虚拟阵元冗余平均的对称嵌套MIMO雷达DOA估计算法。首先,将一组密布均匀线阵和一组稀疏均匀线阵分别以零点为中心对称排列,构成单基地MIMO雷达的发射阵列和接收阵列,将传统的虚拟阵元由"差联合"结构变成对称"和联合"结构形式,提高了系统的自由度、降低了阵元互耦,并将其应用于非相干目标和全相干目标DOA估计;其次,向量化样本协方差矩阵,将"和差联合"阵列重复的虚拟阵元进行冗余平均处理后重构Toeplitz矩阵;最后,结合MUSIC算法进行非相干目标DOA估计,有效提升了目标估计个数和角度估计性能。仿真实验验证了阵列结构和算法的有效性。 展开更多
关键词 MIMO雷达 对称嵌套阵 DOA估计 “和差联合”阵列 冗余平均
下载PDF
霍夫曼码平均冗余量的研究 被引量:2
2
作者 张敏瑞 路陈红 易克初 《西安科技学院学报》 北大核心 2004年第2期228-231,239,共5页
霍夫曼码是Huffman在1952年提出的一种最优不等长码,在通信、信号处理等许多领域都有广泛应用。文中研究了离散无记忆二进信源的n阶扩展源的霍夫曼码平均冗余量问题,对WojciechSzpankowski提出的精确渐近结果给出了一种新的证明方法。... 霍夫曼码是Huffman在1952年提出的一种最优不等长码,在通信、信号处理等许多领域都有广泛应用。文中研究了离散无记忆二进信源的n阶扩展源的霍夫曼码平均冗余量问题,对WojciechSzpankowski提出的精确渐近结果给出了一种新的证明方法。这种证明所采用的数学方法在信息论及其他有关渐近问题的相关工程学科中都是极有意义的。 展开更多
关键词 霍夫曼码 平均冗余 仙农码
下载PDF
HYBRID REDUNDANCY APPROACH TO INCREASE THE RELIABILITY OF FPGA BASED SPEED CONTROLLER CORE FOR HIGH SPEED TRAIN
3
作者 Omid Akbari Galashi Karim Mohammadi Reza Omidi Gosheblagh 《Journal of Electronics(China)》 2014年第3期256-266,共11页
With the progress of the railway technology, the railway transportation is becoming more efficient, intelligent and faster. High speed trains, as a major part of the railway transportation, are engaged with passenger&... With the progress of the railway technology, the railway transportation is becoming more efficient, intelligent and faster. High speed trains, as a major part of the railway transportation, are engaged with passenger's safety, and therefore the reliability issue is very important in such vital systems. In this paper, a dependable speed controller core based on FPGA has been developed for high speed trains. To improve the reliability and mitigate single upset faults on basic speed controller, this paper proposes a new effective method which is based on hardware redundancy. In the proposed Hybrid Dual Duplex Redundancy(HDDR) method, the original controller is quadruplicated and correct values are voted through the comparator and error detection unit. We have analyzed the proposed system with Reliability, Availability, Mean time to failure and Security(RAMS) theory in order to evaluate the effectiveness of proposed scheme. Theoretical analysis shows that the Mean Time To Failure(MTTF) of the proposed system is 2.5 times better than the traditional Triple Modular Redundancy(TMR). Furthermore, the fault injection experimental results reveal that the capability of tolerating Single Event Upsets(SEUs) in the proposed method increases up to 7.5 times with respect to a regular speed controller. 展开更多
关键词 Field Programmable Gate Arrays (FPGAs) Hybrid Dual Duplex Redundancy (HDDR) Fault tolerant system Reliability High speed railway
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部