A novel wide-range CMOS variable gain amplifier (VGA) topology is presented. The proposed VGA is composed of a variable transconductor and a novel variable output resistor and can offer a high gain variation range o...A novel wide-range CMOS variable gain amplifier (VGA) topology is presented. The proposed VGA is composed of a variable transconductor and a novel variable output resistor and can offer a high gain variation range of 80dB while using a single variable-gain stage. Temperature-compensation and decibel-linear gain characteristic are achieved by using a control circuit that provides a gain error lower than ±1.5dB over the full temperature and gain ranges. Realized in 0.25μm CMOS technology, a prototype of the proposed VGA provides a total gain range of 64.5dB with 55.6dB-linear range,a P-1dB varying from - 17.5 to 11.5dBm,and a 3dB-bandwith varying from 65 to 860MHz while dissipating 16.5mW from a 2.5V supply voltage.展开更多
A LNA with a novel variable gain solution is presented.Compared with the conventional variable gain solutions of LNA,which have more noise degradations when in low gain mode,this solution gives about 25dB variable gai...A LNA with a novel variable gain solution is presented.Compared with the conventional variable gain solutions of LNA,which have more noise degradations when in low gain mode,this solution gives about 25dB variable gain range in 3dB steps,which would cause ultra low noise figure degradation by 0 3~0 5dB.In addition,extra power consumption is not needed by this solution compared with other solutions.展开更多
This paper presents a low-voltage low-power variable gain amplifier,which is applied in the automatic gain control loop of a super heterodyne receiver. Six stages are cascaded to provide an 81dB digitally controlled g...This paper presents a low-voltage low-power variable gain amplifier,which is applied in the automatic gain control loop of a super heterodyne receiver. Six stages are cascaded to provide an 81dB digitally controlled gain range in a 3dB step. The gain step error is less than 0.5dB. It operates at an intermediate frequency of 300kHz, and the power consumption is 1.35mW from a 1.8V supply. The prototype chip is implemented in a TSMC's 0.18μm 1P6M CMOS process and occupies approximately 0.24mm^2 . It is very suitable for portable wire- less communication systems. The measurement results agree well with the system requirements.展开更多
This paper describes a complete baseband chain for both GSM and WCDMA receivers with a SMIC 0.35μm mixed signal process. The chain consists of a dual-mode,highly linear, fourth order Chebyshev active RC filter and th...This paper describes a complete baseband chain for both GSM and WCDMA receivers with a SMIC 0.35μm mixed signal process. The chain consists of a dual-mode,highly linear, fourth order Chebyshev active RC filter and three VGA stages. The filter is designed to meet the bandwidth specifications of the GSM and WCDMA standards and share the maximum number of components between the two modes to reduce manufacturing cost. The design is free of DC-offset and has an inter-stage high-pass filter, and operational amplifiers with adjustable GBW are used to minimize GSM-mode power consumption. The measured noise figures are 27. 3 and 42dBm in WCDMA and GSM modes,respectively, at the maximum gain. The IIP3 is 40dBm at unit gain in the WCDMA mode,and the circuit consumes 47.0mW. The IIP3 is 28dBm in the GSM mode,and the circuit consumes 31.8mW. The supply voltage is 3.3V.展开更多
A novel programmable gain amplifier( PGA) based on a signal-summing topology is proposed. Different from conventional signal-summing variable gain amplifiers( VGA),a binary-weighted switching technique is employed...A novel programmable gain amplifier( PGA) based on a signal-summing topology is proposed. Different from conventional signal-summing variable gain amplifiers( VGA),a binary-weighted switching technique is employed to vary the current-steering transistors' aspect ratio to change their transconductance, and hence, an accurate gain step size of 6dB is achieved. The constant-g_m biasing technique and the matching of the transistors and resistors ensures that the gain of the proposed topology is independent of the variation of process, voltage and temperature( PVT). P-well NMOS( Nmetal oxide semiconductor) transistors are utilized to eliminate the influence of back-gate effect which will induce gain error.The source-degeneration technique ensures good linearity performance at a low gain. The proposed PGA is fabricated in a0.18 μm CMOS( complementary metal oxide semiconductor)process. The measurement results show a variable gain ranging from 0 to24 dB with a step size of 6 dB and a maximum gain error of 0. 3dB. A constant 3dB bandwidth of 210 MHz is achieved at different gain settings. The measured output 3rd intercept point(OIP3) and minimum noise figure( NF) are20. 9 dBm and 11.1 dB, respectively. The whole PGA has a compact layout of 0.068 mm^2. The total power consumption is4. 8 mW under a 1. 8 V supply voltage.展开更多
This paper presented an automatic gain control (AGC) circuit suitable for FM/cw ladar. The proposed architecture was based on two-stage variable gain amplifier (VGA) chain with a novel DC offset canceller circuit,...This paper presented an automatic gain control (AGC) circuit suitable for FM/cw ladar. The proposed architecture was based on two-stage variable gain amplifier (VGA) chain with a novel DC offset canceller circuit, which contained an improved Gilbert cell and a Gm-C feedback loop. To keep the VGA with a linearity in dB characteristic, an improved exponential gain control circuit was introduced. The AGC was implemented in 0.18 gm standard CMOS process. Simulation and measurement results verified that its gain ranged from -20 dB to 30 dB, and band- width ranged from 100 kHz to 10 MHz. Its power consumption was 19.8 mW under a voltage supply of 3.3 V.展开更多
In this paper, a novel structure of linear-in-dB gain control is introduced. Based on this structure, a wideband variable gain low noise amplifier (VGLNA) has been designed and implemented in 0.18μm RF CMOS technol...In this paper, a novel structure of linear-in-dB gain control is introduced. Based on this structure, a wideband variable gain low noise amplifier (VGLNA) has been designed and implemented in 0.18μm RF CMOS technology. The measured resuhs show a good linear-in-dB gain control characteristic with 15 dB dynamic range. It can operate in the frequency range of MHz and consumes 30mW from 1.8V power supply. The minimum noise figure is 4.1 dB at the 48 - 860 maximum gain and the input P1dB is greater than - 16.5dBm.展开更多
A programmable transversal equalizer for electronic dispersion compensation(EDC) in optical fiber communication systems is developed.Based on the SiGe technology with a cut-off frequency of 80 GHz,the equalizer consis...A programmable transversal equalizer for electronic dispersion compensation(EDC) in optical fiber communication systems is developed.Based on the SiGe technology with a cut-off frequency of 80 GHz,the equalizer consists of 6 seriesparallel amplifiers as delay units and 7 Gilbert variable gain amplifiers as taps,which ensure that the equalizer can work at the bit rate of 10 Gb/s.With different tap gains,the forward voltage gain of the transversal equalizer varies,which demonstrates that the equalizer has various filtering characteristics such as low pass filtering,band pass filtering,band reject filtering,and notch filtering,so it can effectively simulate the inverse transfer function of dispersive channels in optical communications,and can be used for compensating the inter-symbol interference and other nonlinear problems caused by dispersion.The equalizer(including pads) occupies an area of 0.40 mm × 1.08 mm,and its total power dissipation is 400 mW with 3.3 V power supply.展开更多
文摘A novel wide-range CMOS variable gain amplifier (VGA) topology is presented. The proposed VGA is composed of a variable transconductor and a novel variable output resistor and can offer a high gain variation range of 80dB while using a single variable-gain stage. Temperature-compensation and decibel-linear gain characteristic are achieved by using a control circuit that provides a gain error lower than ±1.5dB over the full temperature and gain ranges. Realized in 0.25μm CMOS technology, a prototype of the proposed VGA provides a total gain range of 64.5dB with 55.6dB-linear range,a P-1dB varying from - 17.5 to 11.5dBm,and a 3dB-bandwith varying from 65 to 860MHz while dissipating 16.5mW from a 2.5V supply voltage.
文摘A LNA with a novel variable gain solution is presented.Compared with the conventional variable gain solutions of LNA,which have more noise degradations when in low gain mode,this solution gives about 25dB variable gain range in 3dB steps,which would cause ultra low noise figure degradation by 0 3~0 5dB.In addition,extra power consumption is not needed by this solution compared with other solutions.
文摘This paper presents a low-voltage low-power variable gain amplifier,which is applied in the automatic gain control loop of a super heterodyne receiver. Six stages are cascaded to provide an 81dB digitally controlled gain range in a 3dB step. The gain step error is less than 0.5dB. It operates at an intermediate frequency of 300kHz, and the power consumption is 1.35mW from a 1.8V supply. The prototype chip is implemented in a TSMC's 0.18μm 1P6M CMOS process and occupies approximately 0.24mm^2 . It is very suitable for portable wire- less communication systems. The measurement results agree well with the system requirements.
文摘This paper describes a complete baseband chain for both GSM and WCDMA receivers with a SMIC 0.35μm mixed signal process. The chain consists of a dual-mode,highly linear, fourth order Chebyshev active RC filter and three VGA stages. The filter is designed to meet the bandwidth specifications of the GSM and WCDMA standards and share the maximum number of components between the two modes to reduce manufacturing cost. The design is free of DC-offset and has an inter-stage high-pass filter, and operational amplifiers with adjustable GBW are used to minimize GSM-mode power consumption. The measured noise figures are 27. 3 and 42dBm in WCDMA and GSM modes,respectively, at the maximum gain. The IIP3 is 40dBm at unit gain in the WCDMA mode,and the circuit consumes 47.0mW. The IIP3 is 28dBm in the GSM mode,and the circuit consumes 31.8mW. The supply voltage is 3.3V.
基金The National Natural Science Foundation of China(No.61306069)
文摘A novel programmable gain amplifier( PGA) based on a signal-summing topology is proposed. Different from conventional signal-summing variable gain amplifiers( VGA),a binary-weighted switching technique is employed to vary the current-steering transistors' aspect ratio to change their transconductance, and hence, an accurate gain step size of 6dB is achieved. The constant-g_m biasing technique and the matching of the transistors and resistors ensures that the gain of the proposed topology is independent of the variation of process, voltage and temperature( PVT). P-well NMOS( Nmetal oxide semiconductor) transistors are utilized to eliminate the influence of back-gate effect which will induce gain error.The source-degeneration technique ensures good linearity performance at a low gain. The proposed PGA is fabricated in a0.18 μm CMOS( complementary metal oxide semiconductor)process. The measurement results show a variable gain ranging from 0 to24 dB with a step size of 6 dB and a maximum gain error of 0. 3dB. A constant 3dB bandwidth of 210 MHz is achieved at different gain settings. The measured output 3rd intercept point(OIP3) and minimum noise figure( NF) are20. 9 dBm and 11.1 dB, respectively. The whole PGA has a compact layout of 0.068 mm^2. The total power consumption is4. 8 mW under a 1. 8 V supply voltage.
基金Supported by the National Science and Technology Major Project of the Ministry of Science and Technology of China(No.2012ZX03004008)
文摘This paper presented an automatic gain control (AGC) circuit suitable for FM/cw ladar. The proposed architecture was based on two-stage variable gain amplifier (VGA) chain with a novel DC offset canceller circuit, which contained an improved Gilbert cell and a Gm-C feedback loop. To keep the VGA with a linearity in dB characteristic, an improved exponential gain control circuit was introduced. The AGC was implemented in 0.18 gm standard CMOS process. Simulation and measurement results verified that its gain ranged from -20 dB to 30 dB, and band- width ranged from 100 kHz to 10 MHz. Its power consumption was 19.8 mW under a voltage supply of 3.3 V.
文摘In this paper, a novel structure of linear-in-dB gain control is introduced. Based on this structure, a wideband variable gain low noise amplifier (VGLNA) has been designed and implemented in 0.18μm RF CMOS technology. The measured resuhs show a good linear-in-dB gain control characteristic with 15 dB dynamic range. It can operate in the frequency range of MHz and consumes 30mW from 1.8V power supply. The minimum noise figure is 4.1 dB at the 48 - 860 maximum gain and the input P1dB is greater than - 16.5dBm.
基金supported by the Natural Science Foundation of Hebei Province (No.F2008000116)
文摘A programmable transversal equalizer for electronic dispersion compensation(EDC) in optical fiber communication systems is developed.Based on the SiGe technology with a cut-off frequency of 80 GHz,the equalizer consists of 6 seriesparallel amplifiers as delay units and 7 Gilbert variable gain amplifiers as taps,which ensure that the equalizer can work at the bit rate of 10 Gb/s.With different tap gains,the forward voltage gain of the transversal equalizer varies,which demonstrates that the equalizer has various filtering characteristics such as low pass filtering,band pass filtering,band reject filtering,and notch filtering,so it can effectively simulate the inverse transfer function of dispersive channels in optical communications,and can be used for compensating the inter-symbol interference and other nonlinear problems caused by dispersion.The equalizer(including pads) occupies an area of 0.40 mm × 1.08 mm,and its total power dissipation is 400 mW with 3.3 V power supply.