期刊文献+
共找到6篇文章
< 1 >
每页显示 20 50 100
某雷达模拟系统宽带频综的电磁兼容设计
1
作者 葛爱慧 杨军 +1 位作者 王勇 胡梦婕 《航天电子对抗》 2008年第1期40-42,60,共4页
介绍了某型号雷达模拟系统宽带数字频综设备的电磁兼容设计。通过分析宽带频综设备中可能出现的各种电磁干扰环境,介绍了几种电磁兼容设计方法,最后给出应用结果。
关键词 雷达模拟系统 宽带频综 电磁干扰 电磁兼容设计
下载PDF
一个L波段宽带快速频综 被引量:2
2
作者 王泗宏 《飞行器测控技术》 1998年第3期66-70,共5页
本文分析了现代雷达对微波波段宽带快速频综的一般要求,详细论述了直流电压预置法的电路组成及工作原理,设计了一个L波段宽带快速频综,并介绍了电路板的制作和调试工作。最终测试结果表明,电路设计达到预期要求,直流电压预置法可... 本文分析了现代雷达对微波波段宽带快速频综的一般要求,详细论述了直流电压预置法的电路组成及工作原理,设计了一个L波段宽带快速频综,并介绍了电路板的制作和调试工作。最终测试结果表明,电路设计达到预期要求,直流电压预置法可以保证较高频谱纯度的同时,明显加快频率转换速度。 展开更多
关键词 雷达 合器 微波波段 L波段 宽带快速
下载PDF
一种射频宽带接收机的设计 被引量:13
3
作者 漆家国 曹广平 《电讯技术》 2007年第2期88-91,共4页
介绍了一种高分辨率、宽频段接收机的设计方案,对其中的关键技术——宽带频综的实现方式进行了论述,并着重对非线性失真问题进行了分析,给出了在工程中实用的设计方法。
关键词 宽带接收机 宽带频综 非线性失真 设计与分析
下载PDF
Frequency synthesizer for DRM/DAB/AM/FM RF front-end
4
作者 雷雪梅 王志功 +1 位作者 王科平 沈连丰 《Journal of Southeast University(English Edition)》 EI CAS 2013年第3期242-246,共5页
This paper describes a wideband low phase noise frequency synthesizer.It operates in the multi-band including digital radio mondiale DRM digital audio broadcasting DAB amplitude modulation AM and frequency modulation ... This paper describes a wideband low phase noise frequency synthesizer.It operates in the multi-band including digital radio mondiale DRM digital audio broadcasting DAB amplitude modulation AM and frequency modulation FM .In order to cover the signals of the overall frequencies a novel frequency planning and a new structure are proposed. A wide-band low-phase-noise low-power voltage-control oscillator VCO and a high speed wide band high frequency division ratio pulse swallow frequency divider with a low power consumption are presented.The monolithic DRM/DAB/AM/FM frequency synthesizer chip is also fabricated in a SMIC's 0.18-μm CMOS process.The die area is 1 425 μm ×795 μm including the test buffer and pads. The measured results show that the VCO operating frequency range is from 2.22 to 3.57 GHz the measured phase noise of the VCO is 120.22 dBc/Hz at 1 MHz offset the pulse swallow frequency divider operation frequency is from 0.9 to 3.4 GHz.The phase noise in the phase-locked loop PLL is-59.52 dBc/Hz at 10 kHz offset and fits for the demand of the DRM/DAB/AM/FM RF front-end. The proposed frequency synthesizer consumes 47 mW including test buffer under a 1.8 V supply. 展开更多
关键词 frequency synthesizer wideband voltage-controloscillator pulse swallow frequency divider low phase noise
下载PDF
A wideband low-phase-noise LC VCO for DRM/DAB frequency synthesizer
5
作者 雷雪梅 王志功 王科平 《Journal of Southeast University(English Edition)》 EI CAS 2010年第4期528-531,共4页
The wideband CMOS voltage-controlled oscillator(VCO)with low phase noise and low power consumption is presented for a DRM/DAB(digital radio mondiale and digital audio broadcasting)frequency synthesizer.In order to... The wideband CMOS voltage-controlled oscillator(VCO)with low phase noise and low power consumption is presented for a DRM/DAB(digital radio mondiale and digital audio broadcasting)frequency synthesizer.In order to obtain a wide band and a large tuning range,a parallel switched capacitor bank is added in the LC tank.The proposed VCO is implemented in SMIC 0.18-μm RF CMOS technology and the chip area is 750 μm×560 μm,including the test buffer circuit and the pads.Measured results show that the tuning range is 44.6%;i.e.,the frequency turning range is from 2.27 to 3.57 GHz.The measured phase noise is-122.22 dBc/Hz at a 1 MHz offset from the carrier.The maximum power consumption of the core part is 6.16 mW at a 1.8 V power supply. 展开更多
关键词 CMOS voltage-controlled oscillator switched capacitor bank MOS varactors WIDEBAND low phase noise DRM/DAB frequency synthesizer
下载PDF
Digital Coarse Tuning Loop for Wide-Band Fast-Settling Dual-Loop Frequency Synthesizers
6
作者 刘军华 廖怀林 +2 位作者 殷俊 黄如 张兴 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第11期1911-1917,共7页
A new coarse tuning loop for a wide-band dual-loop frequency synthesizer is presented. The coarse tuning structure is composed of two digital modules, including a successive approximation register and a frequency comp... A new coarse tuning loop for a wide-band dual-loop frequency synthesizer is presented. The coarse tuning structure is composed of two digital modules, including a successive approximation register and a frequency comparator with a novel structure. The frequency comparator counts the prescaler cycles within a certain reference time and compares the number with preset data to estimate the VCO frequency. The frequency comparison error is analyzed in detail. Within a given coarse tuning time,our proposed structure shows a comparison error 20 times smaller than that of other reported structures. This structure also reuses the programmable divider as a part of the coarse tuning loop so that the circuit is greatly simplified. 展开更多
关键词 WIDE-BAND coarse tuning loop frequency synthesizer voltage-controlled oscillator
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部