期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
基于中心对称结构的带宽可重构滤波器设计
1
作者 凌锐 于映 《电子测量技术》 北大核心 2023年第1期142-147,共6页
为适应需求日益复杂的无线通信环境,充分利用紧缺的频谱资源,设计实现了基于中心对称结构及变容二极管的电可调微带带通滤波器。通过电磁仿真软件HFSS进行仿真实验,在加载枝节的开口环谐振器结构上,引入叉指结构和马刺线型耦合馈线完成... 为适应需求日益复杂的无线通信环境,充分利用紧缺的频谱资源,设计实现了基于中心对称结构及变容二极管的电可调微带带通滤波器。通过电磁仿真软件HFSS进行仿真实验,在加载枝节的开口环谐振器结构上,引入叉指结构和马刺线型耦合馈线完成滤波器的原型设计。在原有的基础上加入可调节电容值的变容二极管,调节低频传输零点,实现通带带宽可重构,从而达到灵活控制滤波性能的目的。实际测试表明该滤波器的初始相对带宽为5.1%,初始绝对带宽为170 MHz,变容二极管调节绝对带宽在140~200 MHz范围内,即82.4%~117.6%,中心频率在2.70~2.76 GHz,传输零点调谐范围在2.57~2.63 GHz,通带内插入损耗在0.9~1.5 dB,回波损耗在10~35 dB,测试结果与仿真基本相符,在S波段的带宽精密控制方向具有一定应用前景。 展开更多
关键词 变容二极管 带宽可重构 传输零点 带通滤波器 中心对称
下载PDF
基于液晶材料的带宽可重构毫米波滤波器 被引量:1
2
作者 傅子豪 王振 +3 位作者 刘宇鹏 李潇雨 蒋迪 张天良a 《太赫兹科学与电子信息学报》 北大核心 2020年第1期95-98,共4页
根据液晶材料在毫米波段良好的介电特性和调谐能力,设计了一款基于液晶材料的毫米波带宽可重构宽带带通滤波器。滤波器使用一个高通滤波器和一个低通滤波器级联实现带通效果;在低通部分加载液晶材料,通过调谐液晶材料的等效介电常数改... 根据液晶材料在毫米波段良好的介电特性和调谐能力,设计了一款基于液晶材料的毫米波带宽可重构宽带带通滤波器。滤波器使用一个高通滤波器和一个低通滤波器级联实现带通效果;在低通部分加载液晶材料,通过调谐液晶材料的等效介电常数改变低通滤波器的响应频率,实现带宽的可重构。仿真结果表明,当调谐液晶介电常数从2.4变化到3.8时,滤波器的高频截止频率从52 GHz下降至48 GHz,相对带宽从84.9%变为78.3%。 展开更多
关键词 液晶调谐 带宽可重构 带通滤波器 毫米波
下载PDF
Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays 被引量:2
3
作者 YANG Chen LIU Lei Bo +1 位作者 YIN Shou Yi WEI Shao Jun 《Science China(Physics,Mechanics & Astronomy)》 SCIE EI CAS 2014年第12期2214-2227,共14页
The computational capability of a coarse-grained reconfigurable array(CGRA)can be significantly restrained due to data and context memory bandwidth bottlenecks.Traditionally,two methods have been used to resolve this ... The computational capability of a coarse-grained reconfigurable array(CGRA)can be significantly restrained due to data and context memory bandwidth bottlenecks.Traditionally,two methods have been used to resolve this problem.One method loads the context into the CGRA at run time.This method occupies very small on-chip memory but induces very large latency,which leads to low computational efficiency.The other method adopts a multi-context structure.This method loads the context into the on-chip context memory at the boot phase.Broadcasting the pointer of a set of contexts changes the hardware configuration on a cycle-by-cycle basis.The size of the context memory induces a large area overhead in multi-context structures,which results in major restrictions on application complexity.This paper proposes a Predictable Context Cache(PCC)architecture to address the above context issues by buffering the context inside a CGRA.In this architecture,context is dynamically transferred into the CGRA.Utilizing a PCC significantly reduces the on-chip context memory and the complexity of the applications running on the CGRA is no longer restricted by the size of the on-chip context memory.Data preloading is the most frequently used approach to hide input data latency and speed up the data transmission process for the data bandwidth issue.Rather than fundamentally reducing the amount of input data,the transferred data and computations are processed in parallel.However,the data preloading method cannot work efficiently because data transmission becomes the critical path as the reconfigurable array scale increases.This paper also presents a Hierarchical Data Memory(HDM)architecture as a solution to the efficiency problem.In this architecture,high internal bandwidth is provided to buffer both reused input data and intermediate data.The HDM architecture relieves the external memory from the data transfer burden so that the performance is significantly improved.As a result of using PCC and HDM,experiments running mainstream video decoding programs achieved performance improvements of 13.57%–19.48%when there was a reasonable memory size.Therefore,1080p@35.7fps for H.264high profile video decoding can be achieved on PCC and HDM architecture when utilizing a 200 MHz working frequency.Further,the size of the on-chip context memory no longer restricted complex applications,which were efficiently executed on the PCC and HDM architecture. 展开更多
关键词 memory architecture CGRA context cache cache prefetch data memory
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部