期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
导学也需导答 导答贵在得法
1
作者 夏太来 《地理教学》 2001年第1期40-40,共1页
老师在提问时常常出现冷场或出现答非所问等现象,此时导答就尤显重要,导答方法主要有以下几种:一、指图示意法。有不少问题由于受思维定势影响,看似复杂,但如联想到空间位置,就非常容易。
关键词 中国 中等教育 地理教学 导答方法 图示意法 指路法 分解法 搭桥法 教学效果
下载PDF
A scalable and low power VLIW DSP core for embedded system design 被引量:1
2
作者 Sheraz Anjum 陈杰 +4 位作者 韩亮 林川 张晓潇 苏叶华 程亚奇 《Journal of Harbin Institute of Technology(New Series)》 EI CAS 2008年第2期172-175,共4页
Aims to provide the block architecture of CoStar3400 DSP that is a high performance, low power and scalable VLIW DSP core, it efficiently deployed a variable-length execution set (VLES) execution model which utilizes ... Aims to provide the block architecture of CoStar3400 DSP that is a high performance, low power and scalable VLIW DSP core, it efficiently deployed a variable-length execution set (VLES) execution model which utilizes the maximum parallelism by allowing multiple address generations and data arithmetic logic units to execute multiple instructions in a single clock cycle. The scalability was provided mainly in using more or less number of functional units according to the intended application. Low power support was added by careful architectural design techniques such as fine-grain clock gating and activation of only the required number of control signals at each stage of the pipeline. The said features of the core make it a suitable candidate for many SoC configurations, especially for compute intensive applications such as wire-line and wireless communications, including infrastructure and subscriber communications. The embedded system designers can efficiently use the scalability and VLIW features of the core by scaling the number of execution units according to specific needs of the application to effectively reduce the power consumption, chip area and time to market the intended final product. 展开更多
关键词 Very Long Instruction Word (VLIW) low Dower DSP compute intensive system on chip (SoC)
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部