期刊文献+
共找到5篇文章
< 1 >
每页显示 20 50 100
基于Intel 8254的运动平台数/模转换电路设计
1
作者 卢颖 王勇亮 +1 位作者 侯士豪 孙方义 《现代电子技术》 2011年第13期142-144,154,共4页
提出了一种新型的运动平台数/模转换(D/A)电路。利用可编程定时/计数器8254具有可编程单次脉冲、对主频进行分频等特点,设计了一种数/模转换电路。实际应用表明,这种数/模转换电路简单实用,工作稳定,且成本低、抗干扰能力较强、实时性好... 提出了一种新型的运动平台数/模转换(D/A)电路。利用可编程定时/计数器8254具有可编程单次脉冲、对主频进行分频等特点,设计了一种数/模转换电路。实际应用表明,这种数/模转换电路简单实用,工作稳定,且成本低、抗干扰能力较强、实时性好,已经成功地应用于某型飞行模拟器三自由度运动平台控制系统中。该电路还可推广应用于飞行模拟器的仪表控制系统、操纵负荷仿真系统的数/模转换电路中。 展开更多
关键词 运动平台 可编程定时/计器8254 数/模转换电路 可编程单次脉冲
下载PDF
200Ms/s 177mW 8bit Folding and Interpolating CMOS A/D Converter
2
作者 陈诚 王照钢 +1 位作者 任俊彦 许俊 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2004年第11期1391-1397,共7页
A CMOS folding and interpolating analog-to-digital converter (ADC) for embedded application is described.The circuit is fully compatible with standard digital CMOS technology.A modified folding block implemented witho... A CMOS folding and interpolating analog-to-digital converter (ADC) for embedded application is described.The circuit is fully compatible with standard digital CMOS technology.A modified folding block implemented without resistor contributes to a small chip area.At the input stage,offset averaging reduces the input capacitance and the distributed track-and-hold circuits are proposed to improve signal-to-noise-plus-distortion ratio.The 200Ms/s 8bit ADC with 177mW total power consumption at 3.3V power supply is realized in standard digital 0.18μm 3.3V CMOS technology. 展开更多
关键词 analog-to-digital converter CMOS analog integrated circuits folding and interpolating
下载PDF
A 1.8V 10bit 100Msps Pipelined Analog to Digital Converter
3
作者 龙善丽 时龙兴 +1 位作者 吴建辉 王沛 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第5期923-929,共7页
A novel low-voltage,low constant-impedance switch is proposed, which not only eliminates the parasitic capacitor but also reduces the variation of switch "on" resistance. With the gain-boost technology,the operation... A novel low-voltage,low constant-impedance switch is proposed, which not only eliminates the parasitic capacitor but also reduces the variation of switch "on" resistance. With the gain-boost technology,the operational transconductance amplifier used in this analog-to-digital converter (ADC) achieves enough DC gain and unity-gain frequency under the low voltage supply and to guarantee the performance of the sample and hold circuit (S/H) and the sub-stages. Based on these methods,a 10bit 100Msps pipelined ADC is fabricated in a 0. 18μm CMOS process and operates under a 1.8V voltage supply. The ADC achieves an SNR of 54. 2dB (input frequency of 6.26MHz) and an SNR of 49. 8dB (input frequency of 48. 96MHz) when the sampling frequency is 100MHz. 展开更多
关键词 analog-to-digital converter bootstraooed switch GAIN-BOOSTING technioue
下载PDF
A Novel Sampling Switch Suitable for Low-Voltage Analog-to-Digital Converters
4
作者 彭云峰 周锋 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2006年第8期1367-1372,共6页
A novel, highly linear sampling switch suitable for low-voltage operation is proposed. This switch not only eliminates the nonlinearity introduced by gate-source voltage variation, but also reduces the nonlinearity re... A novel, highly linear sampling switch suitable for low-voltage operation is proposed. This switch not only eliminates the nonlinearity introduced by gate-source voltage variation, but also reduces the nonlinearity resuiting from threshold voltage variation, which has not been accomplished in earlier low-voltage sampling switches. This is achieved by adopting a replica transistor with the same threshold voltage as the sampling transistor. The effectiveness of this technique is demonstrated by a prototype design of a sampling switch in 0. 35μm. The proposed sampling switch achieves a spurious free dynamic range of 111dB for a 0. 2MHz, 1.2Vp-p input signal, sampled at a rate of 2MS/s,about 18dB over the Bootstrapped switch. Also, the on-resistance variation is reduced by 90%. This method is especially useful for low-voltage, high resolution ADCs, which is a hot topic today. 展开更多
关键词 sampling switch NONLINEARITY LOW-VOLTAGE analog-to-digitalconverter switched-capacitor circuits
下载PDF
A 10bit 2GHz CMOS D/A Converter for High-Speed System Applications
5
作者 袁凌 倪卫宁 石寅 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第10期1540-1545,共6页
This paper presents a 2GS/s 10bit CMOS digital-to-analog converter (DAC) that consists of two unit current-cell matrixes for 6MSBs and 4LSBs, respectively, trading off between the precision and size of the chip. Cur... This paper presents a 2GS/s 10bit CMOS digital-to-analog converter (DAC) that consists of two unit current-cell matrixes for 6MSBs and 4LSBs, respectively, trading off between the precision and size of the chip. Current mode logic (CML) is used to ensure high speed,and a double centro-symmetric current matrix is designed by the Q^2 random walk strategy in order to ensure the linearity of the DAC. The DAC occupies 2.2mm × 2.2mm of die area and consumes 790mW with a single 3.3V power supply. 展开更多
关键词 D/A converter current steering CMOS mixed integrated circuit Q^2 random walk
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部