期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
智能语音报时系统研究 被引量:2
1
作者 毕晓君 唐宏 《自动化技术与应用》 2003年第7期69-70,共2页
基于语音识别技术和专用芯片 ,本文开发研制了一种智能语音报时系统 ,该系统能够自动识别人们发出的询问声音 ,并具有自动报出当前时间的功能 。
关键词 智能语音报时系统 语音识别 数字模拟开关 专用语音芯片
下载PDF
High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
2
作者 姚素英 杨志勋 +1 位作者 赵士彬 徐江涛 《Transactions of Tianjin University》 EI CAS 2011年第2期79-84,共6页
A high speed column-parallel CDS/ADC circuit with nonlinearity compensation is proposed in this paper.The correlated double sampling (CDS) and analog-to-digital converter (ADC) functions are integrated in a threephase... A high speed column-parallel CDS/ADC circuit with nonlinearity compensation is proposed in this paper.The correlated double sampling (CDS) and analog-to-digital converter (ADC) functions are integrated in a threephase column-parallel circuit based on two floating gate inverters and switched-capacitor network.The conversion rate of traditional single-slope ADC is speeded up by dividing quantization to coarse step and fine step.A storage capacitor is used to store the result of coarse step and locate the section of ramp signal of fine step,which can reduce the clock step from 2 n to 2 (n/2+1).The floating gate inverters are implemented to reduce the power consumption.Its induced nonlinear offset is cancelled by introducing a compensation module to the input of inverter,which can equalize the coupling path in three phases of the proposed circuit.This circuit is designed and simulated for CMOS image sensor with 640×480 pixel array using Chartered 0.18μm process.Simulation results indicate that the resolution can reach 10-bit and the maximum frame rate can reach 200 frames/s with a main clock of 10MHz.The power consumption of this circuit is less than 36.5μW with a 3.3V power supply.The proposed CDS/ADC circuit is suitable for high resolution and high speed image sensors. 展开更多
关键词 CMOS image sensor two-step single-slope ADC nonlinear offset compensation high speed low power consumption
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部