期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
超厚泡沫镍(铜)的制备方法
1
作者 王乃用 毕研文 +1 位作者 宋小斌 江衍勤 《河北化工》 2006年第5期31-31,54,共2页
介绍了一种超厚泡沫镍(铜)的制备方法:模芯导电化-电沉积-氢气氛围保护下的热处理。用本方法可以制备出超厚泡沫镍(铜),用于二次动力电池制造、过滤材料、化剂和光触媒的载体。
关键词 超厚泡沫镍(铜) 模芯导电化 电沉积 热处理 制备
下载PDF
2.7-4.0 GHz PLL with dual-mode auto frequency calibration for navigation system on chip 被引量:1
2
作者 CHEN Zhi-jian CAI Min +1 位作者 HE Xiao-yong XU Ken 《Journal of Central South University》 SCIE EI CAS CSCD 2016年第9期2242-2253,共12页
A 2.7-4.0 GHz dual-mode auto frequency calibration(AFC) fast locking PLL was designed for navigation system on chip(SoC). The SoC was composed of one radio frequency(RF) receiver, one baseband and several system contr... A 2.7-4.0 GHz dual-mode auto frequency calibration(AFC) fast locking PLL was designed for navigation system on chip(SoC). The SoC was composed of one radio frequency(RF) receiver, one baseband and several system control parts. In the proposed AFC block, both analog and digital modes were designed to complete the AFC process. In analog mode, the analog part sampled and detected the charge pump output tuning voltage, which would give the indicator to digital part to adjust the voltage control oscillator(VCO) capacitor bank. In digital mode, the digital part counted the phase lock loop(PLL) divided clock to judge whether VCO frequency was fast or slow. The analog and digital modes completed the auto frequency calibration function independently by internal switch. By designing a special switching algorithm, the switch of the digital and analog mode could be realized anytime during the lock and unlock detecting process for faster and more stable locking. This chip is fabricated in 0.13 μm RF complementary metal oxide semiconductor(CMOS) process, and the VCO supports the frequency range from 2.7 to 4.0 GHz. Tested 3.96 GHz frequency phase noise is -90 d Bc/Hz@100 k Hz frequency offset and -120 d Bc/Hz@1 MHz frequency offset. By using the analog mode in lock detection and digital mode in unlock detection, tested AFC time is less than 9 μs and the total PLL lock time is less than 19 μs. The SoC acquisition and tracking sensitivity are about-142 d Bm and-155 d Bm, respectively. The area of the proposed PLL is 0.35 mm^2 and the total SoC area is about 9.6 mm^2. 展开更多
关键词 auto frequency calibration phase lock loop voltage control oscillator lock time
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部