期刊文献+
共找到2篇文章
< 1 >
每页显示 20 50 100
一种流水线型高速过采样∑-△调制器 被引量:2
1
作者 李红 周晓方 闵昊 《微电子学》 CAS CSCD 北大核心 1997年第4期224-227,共4页
提出了一种采用流水线采样输入的开关电容型∑-△调制器的实现方法,该方法充分利用了时钟的每一时刻。用此方法设计的∑-△调制器来样速率可提高30%。实验表明,这种方法是完全可取的。
关键词 模拟集成电路 A/D转换器 调制器 流水线采样
下载PDF
An 85mW 14-bit 150MS/s Pipelined ADC with a Merged First and Second MDAC 被引量:6
2
作者 LI Weitao LI Fule +2 位作者 YANG Changyi LI Shengjing WANG Zhihua 《China Communications》 SCIE CSCD 2015年第5期14-21,共8页
A low-power 14-bit 150MS/s an- alog-to-digital converter (ADC) is present- ed for communication applications. Range scaling enables a maximal 2-Vp-p input with a single-stage opamp adopted. Opamp and capacitor shari... A low-power 14-bit 150MS/s an- alog-to-digital converter (ADC) is present- ed for communication applications. Range scaling enables a maximal 2-Vp-p input with a single-stage opamp adopted. Opamp and capacitor sharing between the first multi- plying digital-to-analog converter (MDAC) and the second one reduces the total opamp power further. The dedicated sample-and- hold amplifier (SHA) is removed to lower the power and the noise. The blind calibration of linearity errors is proposed to improve the per- formance. The prototype ADC is fabricated in a 130rim CMOS process with a 1.3-V supply voltage. The SNDR of the ADC is 71.3 dB with a 2.4 MHz input and remains 68.5 dB for a 120 MHz input. It consumes 85 roW, which includes 57 mW for the ADC core, 11 mW for the low jitter clock receiver and 17 mW for the high-speed reference buffer. 展开更多
关键词 analog-to-digital conversion LOWPOWER CALIBRATION high speed and high reso-lution pipelined analog-to-digital converter CMOS analog integrated circuits
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部