In this paper, the bit synchronization algorithms in GNSS receiver are introduced, including the traditional histogram method, K-P algorithm and Viterbi algorithm. The FPGA implementation is also included. A novel tim...In this paper, the bit synchronization algorithms in GNSS receiver are introduced, including the traditional histogram method, K-P algorithm and Viterbi algorithm. The FPGA implementation is also included. A novel time division multiplexing technology (TDM) based on multi-channel shared synchronizer is proposed in this paper to solve the constrained hardware resource problem of multi-system satellite navigation receiver. Through the using of control state machine and data register structure, we realize the multiplexing of bit synchronizer of navigation receiver, which saves the hardware resource. After the experiment, it can be verified that the receiver based on the bit synchronization and multiplexing technology can correctly restore the navigation information.展开更多
基金the National Natural Science Foundation of China under Grant,the China Postdoctoral Science Foundation under Grant No.2013M530526,the Fundamental Research Funds for the Central Universities under Grant No.FRF-TP-14-046A2
文摘In this paper, the bit synchronization algorithms in GNSS receiver are introduced, including the traditional histogram method, K-P algorithm and Viterbi algorithm. The FPGA implementation is also included. A novel time division multiplexing technology (TDM) based on multi-channel shared synchronizer is proposed in this paper to solve the constrained hardware resource problem of multi-system satellite navigation receiver. Through the using of control state machine and data register structure, we realize the multiplexing of bit synchronizer of navigation receiver, which saves the hardware resource. After the experiment, it can be verified that the receiver based on the bit synchronization and multiplexing technology can correctly restore the navigation information.