期刊文献+
共找到3篇文章
< 1 >
每页显示 20 50 100
Fast-Lock Low-Jitter PLL with a Simple Phase-Frequency Detector 被引量:3
1
作者 陈莹梅 王志功 章丽 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第1期88-92,共5页
A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short... A fast-locking, low-jitter, phase-locked loop (PLL) with a simple phase-frequency detector is proposed. The phase-frequency detector is composed of only two XOR gates. It simultaneously achieves low jitter and short locking time. The voltage-controlled oscillator within the PLL consists of four-stage ring oscillators which are coupled to each other and oscillate with the same frequency and a phase shift of 45. The PLL is fabricated in 0. 1Stem CMOS technology. The measured phase noise of the PLL output at 500kHz offset from the 5GHz center frequency is - 102.6dBc/Hz. The circuit exhibits a capture range of 280MHz and a low RMS jitter of 2.06ps. The power dissipation excluding the output buffers is only 21.6roW at a 1.8V supply. 展开更多
关键词 phase locked loop phase-frequency detector voltage-controlled oscillator JITTER locking time
下载PDF
基于TMS320DM642静脉识别的储物柜系统设计
2
作者 李玉广 陈金国 彭乔 《单片机与嵌入式系统应用》 2017年第2期70-71,81,共3页
在现有静脉识别算法的基础上,提出了一种基于TMS320DM642的静脉识别控制储物柜的方法。该系统主要由电磁锁、电锁控制器和中央处理器组成。存储过程中采集静脉,生成的ID需要与储物柜号绑定,柜门打开;取出过程中,需要静脉验证,打开与其... 在现有静脉识别算法的基础上,提出了一种基于TMS320DM642的静脉识别控制储物柜的方法。该系统主要由电磁锁、电锁控制器和中央处理器组成。存储过程中采集静脉,生成的ID需要与储物柜号绑定,柜门打开;取出过程中,需要静脉验证,打开与其绑定的柜门并删除对应的静脉信息。在原有的基础上,静脉验证取代条形码,这种方法比条形码验证更安全,不易丢失。 展开更多
关键词 静脉识别 TMS320DM642 中央处理器 电锁控制器 语音模块
下载PDF
Design of 622 Mb/s Clock-recovery Monolithic IC for Optical Communication System
3
作者 ZHANGYaqi ZHAOJie 《Semiconductor Photonics and Technology》 CAS 1998年第3期159-165,173,共8页
A monolithic clock-recovery circuit used in 622 Mb/s optical communication system is designed,which is based on the phase-locked loop theory,and uses bipolar transistor model.It overcomes the shortcoming of clock reco... A monolithic clock-recovery circuit used in 622 Mb/s optical communication system is designed,which is based on the phase-locked loop theory,and uses bipolar transistor model.It overcomes the shortcoming of clock recovery method based on filter,and implements monolithic clock-recovery IC.The designed circuits include phase detector,voltage-controlled oscillator and loop filter.Among them,the voltage-control oscillator is a modified two-stage ring oscillator,which provides quadrature clock signals and presents wide voltage-controlled range and high voltage-controlling sensitivity. 展开更多
关键词 Clock-recovery Phase Detector Phase-locked Loop Voltage-controlled Oscillator
下载PDF
上一页 1 下一页 到第
使用帮助 返回顶部